Any initialization code needed for MCU to function properly. Do not remove this line or clock might not be set correctly.
◆ ENOCEAN_BUFF_EMPTY
#define ENOCEAN_BUFF_EMPTY 0x00 |
◆ ENOCEAN_CO_EVENT_SECUREDEVICES
#define ENOCEAN_CO_EVENT_SECUREDEVICES 0x05 |
◆ ENOCEAN_CO_SET_NOISETHRESHOLD
#define ENOCEAN_CO_SET_NOISETHRESHOLD 0x32 |
◆ ENOCEAN_CO_WR_FILTER_ADD
#define ENOCEAN_CO_WR_FILTER_ADD 0x0B |
◆ ENOCEAN_CO_WR_FILTER_ENABLE
#define ENOCEAN_CO_WR_FILTER_ENABLE 0x0E |
◆ ENOCEAN_CO_WR_REPEATER
#define ENOCEAN_CO_WR_REPEATER 0x09 |
◆ ENOCEAN_FILT_FWRD_OFF
#define ENOCEAN_FILT_FWRD_OFF 0x00 |
◆ ENOCEAN_FILT_FWRD_ON
#define ENOCEAN_FILT_FWRD_ON 0x01 |
◆ ENOCEAN_FILT_KIND_NEG_TEL_FWRD
#define ENOCEAN_FILT_KIND_NEG_TEL_FWRD 0x00 |
◆ ENOCEAN_FILT_KIND_NEG_TEL_RPT
#define ENOCEAN_FILT_KIND_NEG_TEL_RPT 0x40 |
◆ ENOCEAN_FILT_KIND_POS_TEL_FWRD
#define ENOCEAN_FILT_KIND_POS_TEL_FWRD 0x80 |
◆ ENOCEAN_FILT_KIND_POS_TEL_RPT
#define ENOCEAN_FILT_KIND_POS_TEL_RPT 0xC0 |
◆ ENOCEAN_FILT_OP_AND_ALL_FILT
#define ENOCEAN_FILT_OP_AND_ALL_FILT 0x01 |
◆ ENOCEAN_FILT_OP_AND_RADIO_INTER_OR_FILT_RPT
#define ENOCEAN_FILT_OP_AND_RADIO_INTER_OR_FILT_RPT 0x09 |
◆ ENOCEAN_FILT_OP_OR_ALL_FILT
#define ENOCEAN_FILT_OP_OR_ALL_FILT 0x00 |
◆ ENOCEAN_FILT_OP_OR_RADIO_INTER_AND_FILT_RPT
#define ENOCEAN_FILT_OP_OR_RADIO_INTER_AND_FILT_RPT 0x08 |
◆ ENOCEAN_FILT_TYPE_DEST_ID
#define ENOCEAN_FILT_TYPE_DEST_ID 0x03 |
◆ ENOCEAN_FILT_TYPE_R_ORG
#define ENOCEAN_FILT_TYPE_R_ORG 0x01 |
◆ ENOCEAN_FILT_TYPE_RSSI
#define ENOCEAN_FILT_TYPE_RSSI 0x02 |
◆ ENOCEAN_FILT_TYPE_SOURCE_ID
#define ENOCEAN_FILT_TYPE_SOURCE_ID 0x00 |
◆ ENOCEAN_HEADER_SIZE
#define ENOCEAN_HEADER_SIZE 0x04 |
◆ ENOCEAN_INVALID_PACKET_SIZE
#define ENOCEAN_INVALID_PACKET_SIZE 0x01 |
◆ ENOCEAN_MAX_BUFF_SIZE
#define ENOCEAN_MAX_BUFF_SIZE 256 |
◆ ENOCEAN_PACK_TYPE_COMMON_COMMAND
#define ENOCEAN_PACK_TYPE_COMMON_COMMAND 0x05 |
◆ ENOCEAN_PACK_TYPE_EVENT
#define ENOCEAN_PACK_TYPE_EVENT 0x04 |
◆ ENOCEAN_RESPONSE_NOT_READY
#define ENOCEAN_RESPONSE_NOT_READY 0x00 |
◆ ENOCEAN_RESPONSE_READY
#define ENOCEAN_RESPONSE_READY 0x01 |
◆ ENOCEAN_RPT_ALL_TELEG
#define ENOCEAN_RPT_ALL_TELEG 0x01 |
◆ ENOCEAN_RPT_LEVEL_OFF
#define ENOCEAN_RPT_LEVEL_OFF 0x00 |
◆ ENOCEAN_RPT_LEVEL_ONE
#define ENOCEAN_RPT_LEVEL_ONE 0x01 |
◆ ENOCEAN_RPT_LEVEL_TWO
#define ENOCEAN_RPT_LEVEL_TWO 0x02 |
◆ ENOCEAN_RPT_OFF
#define ENOCEAN_RPT_OFF 0x00 |
◆ ENOCEAN_RPT_SELECTIVE
#define ENOCEAN_RPT_SELECTIVE 0x02 |
◆ ENOCEAN_RSSI_LEVEL_100_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_100_DBM_NEG 0x2E |
◆ ENOCEAN_RSSI_LEVEL_90_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_90_DBM_NEG 0x38 |
◆ ENOCEAN_RSSI_LEVEL_91_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_91_DBM_NEG 0x37 |
◆ ENOCEAN_RSSI_LEVEL_92_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_92_DBM_NEG 0x36 |
◆ ENOCEAN_RSSI_LEVEL_93_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_93_DBM_NEG 0x35 |
◆ ENOCEAN_RSSI_LEVEL_94_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_94_DBM_NEG 0x34 |
◆ ENOCEAN_RSSI_LEVEL_95_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_95_DBM_NEG 0x33 |
◆ ENOCEAN_RSSI_LEVEL_96_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_96_DBM_NEG 0x32 |
◆ ENOCEAN_RSSI_LEVEL_97_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_97_DBM_NEG 0x31 |
◆ ENOCEAN_RSSI_LEVEL_98_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_98_DBM_NEG 0x30 |
◆ ENOCEAN_RSSI_LEVEL_99_DBM_NEG
#define ENOCEAN_RSSI_LEVEL_99_DBM_NEG 0x2F |
◆ ENOCEAN_SYNC_BYTE
#define ENOCEAN_SYNC_BYTE 0x55 |
◆ ENOCEAN_UART_RX_NOT_READY
#define ENOCEAN_UART_RX_NOT_READY 0x00 |
◆ ENOCEAN_UART_RX_READY
#define ENOCEAN_UART_RX_READY 0x01 |