mikroSDK Reference Manual
MK64F12_features.h
1/*
2** ###################################################################
3** Version: rev. 2.15, 2016-03-21
4** Build: b200921
5**
6** Abstract:
7** Chip specific module features.
8**
9** Copyright 2016 Freescale Semiconductor, Inc.
10** Copyright 2016-2020 NXP
11** All rights reserved.
12**
13** SPDX-License-Identifier: BSD-3-Clause
14**
15** http: www.nxp.com
16** mail: support@nxp.com
17**
18** Revisions:
19** - rev. 1.0 (2013-08-12)
20** Initial version.
21** - rev. 2.0 (2013-10-29)
22** Register accessor macros added to the memory map.
23** Symbols for Processor Expert memory map compatibility added to the memory map.
24** Startup file for gcc has been updated according to CMSIS 3.2.
25** System initialization updated.
26** MCG - registers updated.
27** PORTA, PORTB, PORTC, PORTE - registers for digital filter removed.
28** - rev. 2.1 (2013-10-30)
29** Definition of BITBAND macros updated to support peripherals with 32-bit acces disabled.
30** - rev. 2.2 (2013-12-09)
31** DMA - EARS register removed.
32** AIPS0, AIPS1 - MPRA register updated.
33** - rev. 2.3 (2014-01-24)
34** Update according to reference manual rev. 2
35** ENET, MCG, MCM, SIM, USB - registers updated
36** - rev. 2.4 (2014-01-30)
37** Added single maximum value generation and a constrain to varying feature values that only numbers can have maximum.
38** - rev. 2.5 (2014-02-10)
39** The declaration of clock configurations has been moved to separate header file system_MK64F12.h
40** Update of SystemInit() and SystemCoreClockUpdate() functions.
41** - rev. 2.6 (2014-02-10)
42** The declaration of clock configurations has been moved to separate header file system_MK64F12.h
43** Update of SystemInit() and SystemCoreClockUpdate() functions.
44** Module access macro module_BASES replaced by module_BASE_PTRS.
45** - rev. 2.7 (2014-08-28)
46** Update of system files - default clock configuration changed.
47** Update of startup files - possibility to override DefaultISR added.
48** - rev. 2.8 (2014-10-14)
49** Interrupt INT_LPTimer renamed to INT_LPTMR0, interrupt INT_Watchdog renamed to INT_WDOG_EWM.
50** - rev. 2.9 (2015-01-21)
51** Added FSL_FEATURE_SOC_peripheral_COUNT with number of peripheral instances
52** - rev. 2.10 (2015-02-19)
53** Renamed interrupt vector LLW to LLWU.
54** - rev. 2.11 (2015-05-19)
55** FSL_FEATURE_SOC_CAU_COUNT remamed to FSL_FEATURE_SOC_MMCAU_COUNT.
56** Added FSL_FEATURE_SOC_peripheral_COUNT for TRNG and HSADC.
57** Added features for PDB and PORT.
58** - rev. 2.12 (2015-05-25)
59** Added FSL_FEATURE_FLASH_PFLASH_START_ADDRESS
60** - rev. 2.13 (2015-05-27)
61** Several USB features added.
62** - rev. 2.14 (2015-06-08)
63** FTM features BUS_CLOCK and FAST_CLOCK removed.
64** - rev. 2.15 (2016-03-21)
65** Added MK64FN1M0CAJ12 part.
66**
67** ###################################################################
68*/
69
70#ifndef _MK64F12_FEATURES_H_
71#define _MK64F12_FEATURES_H_
72
73/* SOC module features */
74
75#if defined(CPU_MK64FN1M0CAJ12) || defined(CPU_MK64FN1M0VDC12) || defined(CPU_MK64FN1M0VLQ12) || defined(CPU_MK64FN1M0VMD12) || \
76 defined(CPU_MK64FX512VDC12) || defined(CPU_MK64FX512VLQ12) || defined(CPU_MK64FX512VMD12)
77 /* @brief ADC16 availability on the SoC. */
78 #define FSL_FEATURE_SOC_ADC16_COUNT (2)
79 /* @brief AIPS availability on the SoC. */
80 #define FSL_FEATURE_SOC_AIPS_COUNT (2)
81 /* @brief AXBS availability on the SoC. */
82 #define FSL_FEATURE_SOC_AXBS_COUNT (1)
83 /* @brief FLEXCAN availability on the SoC. */
84 #define FSL_FEATURE_SOC_FLEXCAN_COUNT (1)
85 /* @brief MMCAU availability on the SoC. */
86 #define FSL_FEATURE_SOC_MMCAU_COUNT (1)
87 /* @brief CMP availability on the SoC. */
88 #define FSL_FEATURE_SOC_CMP_COUNT (3)
89 /* @brief CMT availability on the SoC. */
90 #define FSL_FEATURE_SOC_CMT_COUNT (1)
91 /* @brief CRC availability on the SoC. */
92 #define FSL_FEATURE_SOC_CRC_COUNT (1)
93 /* @brief DAC availability on the SoC. */
94 #define FSL_FEATURE_SOC_DAC_COUNT (2)
95 /* @brief EDMA availability on the SoC. */
96 #define FSL_FEATURE_SOC_EDMA_COUNT (1)
97 /* @brief DMAMUX availability on the SoC. */
98 #define FSL_FEATURE_SOC_DMAMUX_COUNT (1)
99 /* @brief DSPI availability on the SoC. */
100 #define FSL_FEATURE_SOC_DSPI_COUNT (3)
101 /* @brief ENET availability on the SoC. */
102 #define FSL_FEATURE_SOC_ENET_COUNT (1)
103 /* @brief EWM availability on the SoC. */
104 #define FSL_FEATURE_SOC_EWM_COUNT (1)
105 /* @brief FB availability on the SoC. */
106 #define FSL_FEATURE_SOC_FB_COUNT (1)
107 /* @brief FMC availability on the SoC. */
108 #define FSL_FEATURE_SOC_FMC_COUNT (1)
109 /* @brief FTFE availability on the SoC. */
110 #define FSL_FEATURE_SOC_FTFE_COUNT (1)
111 /* @brief FTM availability on the SoC. */
112 #define FSL_FEATURE_SOC_FTM_COUNT (4)
113 /* @brief GPIO availability on the SoC. */
114 #define FSL_FEATURE_SOC_GPIO_COUNT (5)
115 /* @brief I2C availability on the SoC. */
116 #define FSL_FEATURE_SOC_I2C_COUNT (3)
117 /* @brief I2S availability on the SoC. */
118 #define FSL_FEATURE_SOC_I2S_COUNT (1)
119 /* @brief LLWU availability on the SoC. */
120 #define FSL_FEATURE_SOC_LLWU_COUNT (1)
121 /* @brief LPTMR availability on the SoC. */
122 #define FSL_FEATURE_SOC_LPTMR_COUNT (1)
123 /* @brief MCG availability on the SoC. */
124 #define FSL_FEATURE_SOC_MCG_COUNT (1)
125 /* @brief MCM availability on the SoC. */
126 #define FSL_FEATURE_SOC_MCM_COUNT (1)
127 /* @brief SYSMPU availability on the SoC. */
128 #define FSL_FEATURE_SOC_SYSMPU_COUNT (1)
129 /* @brief OSC availability on the SoC. */
130 #define FSL_FEATURE_SOC_OSC_COUNT (1)
131 /* @brief PDB availability on the SoC. */
132 #define FSL_FEATURE_SOC_PDB_COUNT (1)
133 /* @brief PIT availability on the SoC. */
134 #define FSL_FEATURE_SOC_PIT_COUNT (1)
135 /* @brief PMC availability on the SoC. */
136 #define FSL_FEATURE_SOC_PMC_COUNT (1)
137 /* @brief PORT availability on the SoC. */
138 #define FSL_FEATURE_SOC_PORT_COUNT (5)
139 /* @brief RCM availability on the SoC. */
140 #define FSL_FEATURE_SOC_RCM_COUNT (1)
141 /* @brief RFSYS availability on the SoC. */
142 #define FSL_FEATURE_SOC_RFSYS_COUNT (1)
143 /* @brief RFVBAT availability on the SoC. */
144 #define FSL_FEATURE_SOC_RFVBAT_COUNT (1)
145 /* @brief RNG availability on the SoC. */
146 #define FSL_FEATURE_SOC_RNG_COUNT (1)
147 /* @brief RTC availability on the SoC. */
148 #define FSL_FEATURE_SOC_RTC_COUNT (1)
149 /* @brief SDHC availability on the SoC. */
150 #define FSL_FEATURE_SOC_SDHC_COUNT (1)
151 /* @brief SIM availability on the SoC. */
152 #define FSL_FEATURE_SOC_SIM_COUNT (1)
153 /* @brief SMC availability on the SoC. */
154 #define FSL_FEATURE_SOC_SMC_COUNT (1)
155 /* @brief UART availability on the SoC. */
156 #define FSL_FEATURE_SOC_UART_COUNT (6)
157 /* @brief USB availability on the SoC. */
158 #define FSL_FEATURE_SOC_USB_COUNT (1)
159 /* @brief USBDCD availability on the SoC. */
160 #define FSL_FEATURE_SOC_USBDCD_COUNT (1)
161 /* @brief VREF availability on the SoC. */
162 #define FSL_FEATURE_SOC_VREF_COUNT (1)
163 /* @brief WDOG availability on the SoC. */
164 #define FSL_FEATURE_SOC_WDOG_COUNT (1)
165#elif defined(CPU_MK64FN1M0VLL12) || defined(CPU_MK64FX512VLL12)
166 /* @brief ADC16 availability on the SoC. */
167 #define FSL_FEATURE_SOC_ADC16_COUNT (2)
168 /* @brief AIPS availability on the SoC. */
169 #define FSL_FEATURE_SOC_AIPS_COUNT (2)
170 /* @brief AXBS availability on the SoC. */
171 #define FSL_FEATURE_SOC_AXBS_COUNT (1)
172 /* @brief FLEXCAN availability on the SoC. */
173 #define FSL_FEATURE_SOC_FLEXCAN_COUNT (1)
174 /* @brief MMCAU availability on the SoC. */
175 #define FSL_FEATURE_SOC_MMCAU_COUNT (1)
176 /* @brief CMP availability on the SoC. */
177 #define FSL_FEATURE_SOC_CMP_COUNT (3)
178 /* @brief CMT availability on the SoC. */
179 #define FSL_FEATURE_SOC_CMT_COUNT (1)
180 /* @brief CRC availability on the SoC. */
181 #define FSL_FEATURE_SOC_CRC_COUNT (1)
182 /* @brief DAC availability on the SoC. */
183 #define FSL_FEATURE_SOC_DAC_COUNT (1)
184 /* @brief EDMA availability on the SoC. */
185 #define FSL_FEATURE_SOC_EDMA_COUNT (1)
186 /* @brief DMAMUX availability on the SoC. */
187 #define FSL_FEATURE_SOC_DMAMUX_COUNT (1)
188 /* @brief DSPI availability on the SoC. */
189 #define FSL_FEATURE_SOC_DSPI_COUNT (3)
190 /* @brief ENET availability on the SoC. */
191 #define FSL_FEATURE_SOC_ENET_COUNT (1)
192 /* @brief EWM availability on the SoC. */
193 #define FSL_FEATURE_SOC_EWM_COUNT (1)
194 /* @brief FB availability on the SoC. */
195 #define FSL_FEATURE_SOC_FB_COUNT (1)
196 /* @brief FMC availability on the SoC. */
197 #define FSL_FEATURE_SOC_FMC_COUNT (1)
198 /* @brief FTFE availability on the SoC. */
199 #define FSL_FEATURE_SOC_FTFE_COUNT (1)
200 /* @brief FTM availability on the SoC. */
201 #define FSL_FEATURE_SOC_FTM_COUNT (4)
202 /* @brief GPIO availability on the SoC. */
203 #define FSL_FEATURE_SOC_GPIO_COUNT (5)
204 /* @brief I2C availability on the SoC. */
205 #define FSL_FEATURE_SOC_I2C_COUNT (3)
206 /* @brief I2S availability on the SoC. */
207 #define FSL_FEATURE_SOC_I2S_COUNT (1)
208 /* @brief LLWU availability on the SoC. */
209 #define FSL_FEATURE_SOC_LLWU_COUNT (1)
210 /* @brief LPTMR availability on the SoC. */
211 #define FSL_FEATURE_SOC_LPTMR_COUNT (1)
212 /* @brief MCG availability on the SoC. */
213 #define FSL_FEATURE_SOC_MCG_COUNT (1)
214 /* @brief MCM availability on the SoC. */
215 #define FSL_FEATURE_SOC_MCM_COUNT (1)
216 /* @brief SYSMPU availability on the SoC. */
217 #define FSL_FEATURE_SOC_SYSMPU_COUNT (1)
218 /* @brief OSC availability on the SoC. */
219 #define FSL_FEATURE_SOC_OSC_COUNT (1)
220 /* @brief PDB availability on the SoC. */
221 #define FSL_FEATURE_SOC_PDB_COUNT (1)
222 /* @brief PIT availability on the SoC. */
223 #define FSL_FEATURE_SOC_PIT_COUNT (1)
224 /* @brief PMC availability on the SoC. */
225 #define FSL_FEATURE_SOC_PMC_COUNT (1)
226 /* @brief PORT availability on the SoC. */
227 #define FSL_FEATURE_SOC_PORT_COUNT (5)
228 /* @brief RCM availability on the SoC. */
229 #define FSL_FEATURE_SOC_RCM_COUNT (1)
230 /* @brief RFSYS availability on the SoC. */
231 #define FSL_FEATURE_SOC_RFSYS_COUNT (1)
232 /* @brief RFVBAT availability on the SoC. */
233 #define FSL_FEATURE_SOC_RFVBAT_COUNT (1)
234 /* @brief RNG availability on the SoC. */
235 #define FSL_FEATURE_SOC_RNG_COUNT (1)
236 /* @brief RTC availability on the SoC. */
237 #define FSL_FEATURE_SOC_RTC_COUNT (1)
238 /* @brief SDHC availability on the SoC. */
239 #define FSL_FEATURE_SOC_SDHC_COUNT (1)
240 /* @brief SIM availability on the SoC. */
241 #define FSL_FEATURE_SOC_SIM_COUNT (1)
242 /* @brief SMC availability on the SoC. */
243 #define FSL_FEATURE_SOC_SMC_COUNT (1)
244 /* @brief UART availability on the SoC. */
245 #define FSL_FEATURE_SOC_UART_COUNT (5)
246 /* @brief USB availability on the SoC. */
247 #define FSL_FEATURE_SOC_USB_COUNT (1)
248 /* @brief USBDCD availability on the SoC. */
249 #define FSL_FEATURE_SOC_USBDCD_COUNT (1)
250 /* @brief VREF availability on the SoC. */
251 #define FSL_FEATURE_SOC_VREF_COUNT (1)
252 /* @brief WDOG availability on the SoC. */
253 #define FSL_FEATURE_SOC_WDOG_COUNT (1)
254#endif
255
256/* ADC16 module features */
257
258/* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA). */
259#define FSL_FEATURE_ADC16_HAS_PGA (0)
260/* @brief Has PGA chopping control in ADC (bit PGA[PGACHPb] or PGA[PGACHP]). */
261#define FSL_FEATURE_ADC16_HAS_PGA_CHOPPING (0)
262/* @brief Has PGA offset measurement mode in ADC (bit PGA[PGAOFSM]). */
263#define FSL_FEATURE_ADC16_HAS_PGA_OFFSET_MEASUREMENT (0)
264/* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]). */
265#define FSL_FEATURE_ADC16_HAS_DMA (1)
266/* @brief Has differential mode (bitfield SC1x[DIFF]). */
267#define FSL_FEATURE_ADC16_HAS_DIFF_MODE (1)
268/* @brief Has FIFO (bit SC4[AFDEP]). */
269#define FSL_FEATURE_ADC16_HAS_FIFO (0)
270/* @brief FIFO size if available (bitfield SC4[AFDEP]). */
271#define FSL_FEATURE_ADC16_FIFO_SIZE (0)
272/* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]). */
273#define FSL_FEATURE_ADC16_HAS_MUX_SELECT (1)
274/* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE]. */
275#define FSL_FEATURE_ADC16_HAS_HW_TRIGGER_MASK (0)
276/* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx). */
277#define FSL_FEATURE_ADC16_HAS_CALIBRATION (1)
278/* @brief Has HW averaging (bit SC3[AVGE]). */
279#define FSL_FEATURE_ADC16_HAS_HW_AVERAGE (1)
280/* @brief Has offset correction (register OFS). */
281#define FSL_FEATURE_ADC16_HAS_OFFSET_CORRECTION (1)
282/* @brief Maximum ADC resolution. */
283#define FSL_FEATURE_ADC16_MAX_RESOLUTION (16)
284/* @brief Number of SC1x and Rx register pairs (conversion control and result registers). */
285#define FSL_FEATURE_ADC16_CONVERSION_CONTROL_COUNT (2)
286
287/* FLEXCAN module features */
288
289/* @brief Message buffer size */
290#define FSL_FEATURE_FLEXCAN_HAS_MESSAGE_BUFFER_MAX_NUMBERn(x) (16)
291/* @brief Has doze mode support (register bit field MCR[DOZE]). */
292#define FSL_FEATURE_FLEXCAN_HAS_DOZE_MODE_SUPPORT (0)
293/* @brief Insatnce has doze mode support (register bit field MCR[DOZE]). */
294#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_DOZE_MODE_SUPPORTn(x) (0)
295/* @brief Has a glitch filter on the receive pin (register bit field MCR[WAKSRC]). */
296#define FSL_FEATURE_FLEXCAN_HAS_GLITCH_FILTER (1)
297/* @brief Has extended interrupt mask and flag register (register IMASK2, IFLAG2). */
298#define FSL_FEATURE_FLEXCAN_HAS_EXTENDED_FLAG_REGISTER (0)
299/* @brief Instance has extended bit timing register (register CBT). */
300#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_EXTENDED_TIMING_REGISTERn(x) (0)
301/* @brief Has a receive FIFO DMA feature (register bit field MCR[DMA]). */
302#define FSL_FEATURE_FLEXCAN_HAS_RX_FIFO_DMA (0)
303/* @brief Instance has a receive FIFO DMA feature (register bit field MCR[DMA]). */
304#define FSL_FEATURE_FLEXCAN_INSTANCE_HAS_RX_FIFO_DMAn(x) (0)
305/* @brief Has separate message buffer 0 interrupt flag (register bit field IFLAG1[BUF0I]). */
306#define FSL_FEATURE_FLEXCAN_HAS_SEPARATE_BUFFER_0_FLAG (1)
307/* @brief Has bitfield name BUF31TO0M. */
308#define FSL_FEATURE_FLEXCAN_HAS_BUF31TO0M (0)
309/* @brief Number of interrupt vectors. */
310#define FSL_FEATURE_FLEXCAN_INTERRUPT_COUNT (6)
311/* @brief Is affected by errata with ID 5641 (Module does not transmit a message that is enabled to be transmitted at a specific moment during the arbitration process). */
312#define FSL_FEATURE_FLEXCAN_HAS_ERRATA_5641 (0)
313
314/* CMP module features */
315
316/* @brief Has Trigger mode in CMP (register bit field CR1[TRIGM]). */
317#define FSL_FEATURE_CMP_HAS_TRIGGER_MODE (0)
318/* @brief Has Window mode in CMP (register bit field CR1[WE]). */
319#define FSL_FEATURE_CMP_HAS_WINDOW_MODE (1)
320/* @brief Has External sample supported in CMP (register bit field CR1[SE]). */
321#define FSL_FEATURE_CMP_HAS_EXTERNAL_SAMPLE_SUPPORT (1)
322/* @brief Has DMA support in CMP (register bit field SCR[DMAEN]). */
323#define FSL_FEATURE_CMP_HAS_DMA (1)
324/* @brief Has Pass Through mode in CMP (register bit field MUXCR[PSTM]). */
325#define FSL_FEATURE_CMP_HAS_PASS_THROUGH_MODE (1)
326/* @brief Has DAC Test function in CMP (register DACTEST). */
327#define FSL_FEATURE_CMP_HAS_DAC_TEST (0)
328
329/* CRC module features */
330
331/* @brief Has data register with name CRC */
332#define FSL_FEATURE_CRC_HAS_CRC_REG (0)
333
334/* DAC module features */
335
336/* @brief Define the size of hardware buffer */
337#define FSL_FEATURE_DAC_BUFFER_SIZE (16)
338/* @brief Define whether the buffer supports watermark event detection or not. */
339#define FSL_FEATURE_DAC_HAS_WATERMARK_DETECTION (1)
340/* @brief Define whether the buffer supports watermark selection detection or not. */
341#define FSL_FEATURE_DAC_HAS_WATERMARK_SELECTION (1)
342/* @brief Define whether the buffer supports watermark event 1 word before buffer upper limit. */
343#define FSL_FEATURE_DAC_HAS_WATERMARK_1_WORD (1)
344/* @brief Define whether the buffer supports watermark event 2 words before buffer upper limit. */
345#define FSL_FEATURE_DAC_HAS_WATERMARK_2_WORDS (1)
346/* @brief Define whether the buffer supports watermark event 3 words before buffer upper limit. */
347#define FSL_FEATURE_DAC_HAS_WATERMARK_3_WORDS (1)
348/* @brief Define whether the buffer supports watermark event 4 words before buffer upper limit. */
349#define FSL_FEATURE_DAC_HAS_WATERMARK_4_WORDS (1)
350/* @brief Define whether FIFO buffer mode is available or not. */
351#define FSL_FEATURE_DAC_HAS_BUFFER_FIFO_MODE (0)
352/* @brief Define whether swing buffer mode is available or not.. */
353#define FSL_FEATURE_DAC_HAS_BUFFER_SWING_MODE (1)
354
355/* EDMA module features */
356
357/* @brief Number of DMA channels (related to number of registers TCD, DCHPRI, bit fields ERQ[ERQn], EEI[EEIn], INT[INTn], ERR[ERRn], HRS[HRSn] and bit field widths ES[ERRCHN], CEEI[CEEI], SEEI[SEEI], CERQ[CERQ], SERQ[SERQ], CDNE[CDNE], SSRT[SSRT], CERR[CERR], CINT[CINT], TCDn_CITER_ELINKYES[LINKCH], TCDn_CSR[MAJORLINKCH], TCDn_BITER_ELINKYES[LINKCH]). (Valid only for eDMA modules.) */
358#define FSL_FEATURE_EDMA_MODULE_CHANNEL (16)
359/* @brief Total number of DMA channels on all modules. */
360#define FSL_FEATURE_EDMA_DMAMUX_CHANNELS (16)
361/* @brief Number of DMA channel groups (register bit fields CR[ERGA], CR[GRPnPRI], ES[GPE], DCHPRIn[GRPPRI]). (Valid only for eDMA modules.) */
362#define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1)
363/* @brief Has DMA_Error interrupt vector. */
364#define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1)
365/* @brief Number of DMA channels with asynchronous request capability (register EARS). (Valid only for eDMA modules.) */
366#define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (0)
367/* @brief Channel IRQ entry shared offset. */
368#define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SHARED_OFFSET (0)
369/* @brief If 8 bytes transfer supported. */
370#define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (0)
371/* @brief If 16 bytes transfer supported. */
372#define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (1)
373
374/* DMAMUX module features */
375
376/* @brief Number of DMA channels (related to number of register CHCFGn). */
377#define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (16)
378/* @brief Total number of DMA channels on all modules. */
379#define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (16)
380/* @brief Has the periodic trigger capability for the triggered DMA channel (register bit CHCFG0[TRIG]). */
381#define FSL_FEATURE_DMAMUX_HAS_TRIG (1)
382/* @brief Register CHCFGn width. */
383#define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (8)
384
385/* ENET module features */
386
387/* @brief Support Interrupt Coalesce */
388#define FSL_FEATURE_ENET_HAS_INTERRUPT_COALESCE (0)
389/* @brief Queue Size. */
390#define FSL_FEATURE_ENET_QUEUE (1)
391/* @brief Has AVB Support. */
392#define FSL_FEATURE_ENET_HAS_AVB (0)
393/* @brief Has Timer Pulse Width control. */
394#define FSL_FEATURE_ENET_HAS_TIMER_PWCONTROL (0)
395/* @brief Has Extend MDIO Support. */
396#define FSL_FEATURE_ENET_HAS_EXTEND_MDIO (0)
397/* @brief Has Additional 1588 Timer Channel Interrupt. */
398#define FSL_FEATURE_ENET_HAS_ADD_1588_TIMER_CHN_INT (1)
399/* @brief Support Interrupt Coalesce for each instance */
400#define FSL_FEATURE_ENET_INSTANCE_HAS_INTERRUPT_COALESCEn(x) (0)
401/* @brief Queue Size for each instance. */
402#define FSL_FEATURE_ENET_INSTANCE_QUEUEn(x) (1)
403/* @brief Has AVB Support for each instance. */
404#define FSL_FEATURE_ENET_INSTANCE_HAS_AVBn(x) (0)
405/* @brief Has Timer Pulse Width control for each instance. */
406#define FSL_FEATURE_ENET_INSTANCE_HAS_TIMER_PWCONTROLn(x) (0)
407/* @brief Has Extend MDIO Support for each instance. */
408#define FSL_FEATURE_ENET_INSTANCE_HAS_EXTEND_MDIOn(x) (0)
409/* @brief Has Additional 1588 Timer Channel Interrupt for each instance. */
410#define FSL_FEATURE_ENET_INSTANCE_HAS_ADD_1588_TIMER_CHN_INTn(x) (1)
411/* @brief Has threshold for the number of frames in the receive FIFO (register bit field RSEM[STAT_SECTION_EMPTY]). */
412#define FSL_FEATURE_ENET_HAS_RECEIVE_STATUS_THRESHOLD (1)
413
414/* EWM module features */
415
416/* @brief Has clock select (register CLKCTRL). */
417#define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (0)
418/* @brief Has clock prescaler (register CLKPRESCALER). */
419#define FSL_FEATURE_EWM_HAS_PRESCALER (0)
420
421/* FLEXBUS module features */
422
423/* No feature definitions */
424
425/* FLASH module features */
426
427#if defined(CPU_MK64FN1M0CAJ12) || defined(CPU_MK64FN1M0VDC12) || defined(CPU_MK64FN1M0VLL12) || defined(CPU_MK64FN1M0VLQ12) || \
428 defined(CPU_MK64FN1M0VMD12)
429 /* @brief Is of type FTFA. */
430 #define FSL_FEATURE_FLASH_IS_FTFA (0)
431 /* @brief Is of type FTFE. */
432 #define FSL_FEATURE_FLASH_IS_FTFE (1)
433 /* @brief Is of type FTFL. */
434 #define FSL_FEATURE_FLASH_IS_FTFL (0)
435 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */
436 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (1)
437 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */
438 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (1)
439 /* @brief Has EEPROM region protection (register FEPROT). */
440 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (1)
441 /* @brief Has data flash region protection (register FDPROT). */
442 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (1)
443 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */
444 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (0)
445 /* @brief Has flash cache control in FMC module. */
446 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (1)
447 /* @brief Has flash cache control in MCM module. */
448 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0)
449 /* @brief Has flash cache control in MSCM module. */
450 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0)
451 /* @brief Has prefetch speculation control in flash, such as kv5x. */
452 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0)
453 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */
454 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0)
455 /* @brief P-Flash start address. */
456 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000)
457 /* @brief P-Flash block count. */
458 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (2)
459 /* @brief P-Flash block size. */
460 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (524288)
461 /* @brief P-Flash sector size. */
462 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (4096)
463 /* @brief P-Flash write unit size. */
464 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (8)
465 /* @brief P-Flash data path width. */
466 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (16)
467 /* @brief P-Flash block swap feature. */
468 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (1)
469 /* @brief P-Flash protection region count. */
470 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32)
471 /* @brief Has FlexNVM memory. */
472 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (0)
473 /* @brief Has FlexNVM alias. */
474 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0)
475 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */
476 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x00000000)
477 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */
478 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000)
479 /* @brief FlexNVM block count. */
480 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (0)
481 /* @brief FlexNVM block size. */
482 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (0)
483 /* @brief FlexNVM sector size. */
484 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (0)
485 /* @brief FlexNVM write unit size. */
486 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (0)
487 /* @brief FlexNVM data path width. */
488 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (0)
489 /* @brief Has FlexRAM memory. */
490 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (1)
491 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */
492 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x14000000)
493 /* @brief FlexRAM size. */
494 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (4096)
495 /* @brief Has 0x00 Read 1s Block command. */
496 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (1)
497 /* @brief Has 0x01 Read 1s Section command. */
498 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1)
499 /* @brief Has 0x02 Program Check command. */
500 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1)
501 /* @brief Has 0x03 Read Resource command. */
502 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1)
503 /* @brief Has 0x06 Program Longword command. */
504 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (0)
505 /* @brief Has 0x07 Program Phrase command. */
506 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (1)
507 /* @brief Has 0x08 Erase Flash Block command. */
508 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (1)
509 /* @brief Has 0x09 Erase Flash Sector command. */
510 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1)
511 /* @brief Has 0x0B Program Section command. */
512 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (1)
513 /* @brief Has 0x40 Read 1s All Blocks command. */
514 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1)
515 /* @brief Has 0x41 Read Once command. */
516 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1)
517 /* @brief Has 0x43 Program Once command. */
518 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1)
519 /* @brief Has 0x44 Erase All Blocks command. */
520 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1)
521 /* @brief Has 0x45 Verify Backdoor Access Key command. */
522 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1)
523 /* @brief Has 0x46 Swap Control command. */
524 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (1)
525 /* @brief Has 0x49 Erase All Blocks Unsecure command. */
526 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0)
527 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */
528 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
529 /* @brief Has 0x4B Erase All Execute-only Segments command. */
530 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
531 /* @brief Has 0x80 Program Partition command. */
532 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (0)
533 /* @brief Has 0x81 Set FlexRAM Function command. */
534 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (0)
535 /* @brief P-Flash Erase/Read 1st all block command address alignment. */
536 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (16)
537 /* @brief P-Flash Erase sector command address alignment. */
538 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (16)
539 /* @brief P-Flash Rrogram/Verify section command address alignment. */
540 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (16)
541 /* @brief P-Flash Read resource command address alignment. */
542 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (8)
543 /* @brief P-Flash Program check command address alignment. */
544 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4)
545 /* @brief P-Flash Program check command address alignment. */
546 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (16)
547 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */
548 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (0)
549 /* @brief FlexNVM Erase sector command address alignment. */
550 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (0)
551 /* @brief FlexNVM Rrogram/Verify section command address alignment. */
552 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (0)
553 /* @brief FlexNVM Read resource command address alignment. */
554 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (0)
555 /* @brief FlexNVM Program check command address alignment. */
556 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (0)
557 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
558 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0xFFFFFFFFU)
559 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
560 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU)
561 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
562 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0xFFFFFFFFU)
563 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
564 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0xFFFFFFFFU)
565 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
566 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0xFFFFFFFFU)
567 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
568 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU)
569 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
570 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU)
571 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
572 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU)
573 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
574 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0xFFFFFFFFU)
575 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
576 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU)
577 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
578 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0xFFFFFFFFU)
579 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
580 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0xFFFFFFFFU)
581 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
582 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0xFFFFFFFFU)
583 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
584 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU)
585 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
586 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU)
587 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
588 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0xFFFFFFFFU)
589 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
590 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF)
591 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
592 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF)
593 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
594 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0x1000)
595 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
596 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0x0800)
597 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
598 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0x0400)
599 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
600 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0x0200)
601 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
602 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0x0100)
603 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
604 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0x0080)
605 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
606 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0x0040)
607 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
608 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0x0020)
609 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
610 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF)
611 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
612 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF)
613 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
614 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF)
615 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
616 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF)
617 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
618 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF)
619 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
620 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0x0000)
621#elif defined(CPU_MK64FX512VDC12) || defined(CPU_MK64FX512VLL12) || defined(CPU_MK64FX512VLQ12) || defined(CPU_MK64FX512VMD12)
622 /* @brief Is of type FTFA. */
623 #define FSL_FEATURE_FLASH_IS_FTFA (0)
624 /* @brief Is of type FTFE. */
625 #define FSL_FEATURE_FLASH_IS_FTFE (1)
626 /* @brief Is of type FTFL. */
627 #define FSL_FEATURE_FLASH_IS_FTFL (0)
628 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */
629 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (1)
630 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */
631 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (1)
632 /* @brief Has EEPROM region protection (register FEPROT). */
633 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (1)
634 /* @brief Has data flash region protection (register FDPROT). */
635 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (1)
636 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */
637 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (0)
638 /* @brief Has flash cache control in FMC module. */
639 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (1)
640 /* @brief Has flash cache control in MCM module. */
641 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0)
642 /* @brief Has flash cache control in MSCM module. */
643 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (0)
644 /* @brief Has prefetch speculation control in flash, such as kv5x. */
645 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0)
646 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */
647 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0)
648 /* @brief P-Flash start address. */
649 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000)
650 /* @brief P-Flash block count. */
651 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1)
652 /* @brief P-Flash block size. */
653 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (524288)
654 /* @brief P-Flash sector size. */
655 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (4096)
656 /* @brief P-Flash write unit size. */
657 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (8)
658 /* @brief P-Flash data path width. */
659 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (16)
660 /* @brief P-Flash block swap feature. */
661 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0)
662 /* @brief P-Flash protection region count. */
663 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32)
664 /* @brief Has FlexNVM memory. */
665 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (1)
666 /* @brief Has FlexNVM alias. */
667 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0)
668 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */
669 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x10000000)
670 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */
671 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000)
672 /* @brief FlexNVM block count. */
673 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (1)
674 /* @brief FlexNVM block size. */
675 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (131072)
676 /* @brief FlexNVM sector size. */
677 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (4096)
678 /* @brief FlexNVM write unit size. */
679 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (8)
680 /* @brief FlexNVM data path width. */
681 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (16)
682 /* @brief Has FlexRAM memory. */
683 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (1)
684 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */
685 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x14000000)
686 /* @brief FlexRAM size. */
687 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (4096)
688 /* @brief Has 0x00 Read 1s Block command. */
689 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (1)
690 /* @brief Has 0x01 Read 1s Section command. */
691 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1)
692 /* @brief Has 0x02 Program Check command. */
693 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1)
694 /* @brief Has 0x03 Read Resource command. */
695 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1)
696 /* @brief Has 0x06 Program Longword command. */
697 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (0)
698 /* @brief Has 0x07 Program Phrase command. */
699 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (1)
700 /* @brief Has 0x08 Erase Flash Block command. */
701 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (1)
702 /* @brief Has 0x09 Erase Flash Sector command. */
703 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1)
704 /* @brief Has 0x0B Program Section command. */
705 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (1)
706 /* @brief Has 0x40 Read 1s All Blocks command. */
707 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1)
708 /* @brief Has 0x41 Read Once command. */
709 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1)
710 /* @brief Has 0x43 Program Once command. */
711 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1)
712 /* @brief Has 0x44 Erase All Blocks command. */
713 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1)
714 /* @brief Has 0x45 Verify Backdoor Access Key command. */
715 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1)
716 /* @brief Has 0x46 Swap Control command. */
717 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0)
718 /* @brief Has 0x49 Erase All Blocks Unsecure command. */
719 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (0)
720 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */
721 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
722 /* @brief Has 0x4B Erase All Execute-only Segments command. */
723 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (0)
724 /* @brief Has 0x80 Program Partition command. */
725 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (1)
726 /* @brief Has 0x81 Set FlexRAM Function command. */
727 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (1)
728 /* @brief P-Flash Erase/Read 1st all block command address alignment. */
729 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (16)
730 /* @brief P-Flash Erase sector command address alignment. */
731 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (16)
732 /* @brief P-Flash Rrogram/Verify section command address alignment. */
733 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (16)
734 /* @brief P-Flash Read resource command address alignment. */
735 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (8)
736 /* @brief P-Flash Program check command address alignment. */
737 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4)
738 /* @brief P-Flash Program check command address alignment. */
739 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0)
740 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */
741 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (16)
742 /* @brief FlexNVM Erase sector command address alignment. */
743 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (16)
744 /* @brief FlexNVM Rrogram/Verify section command address alignment. */
745 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (16)
746 /* @brief FlexNVM Read resource command address alignment. */
747 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (8)
748 /* @brief FlexNVM Program check command address alignment. */
749 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (4)
750 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
751 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0x00020000U)
752 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
753 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0xFFFFFFFFU)
754 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
755 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0x0001C000U)
756 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
757 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0x00018000U)
758 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
759 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0x00010000U)
760 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
761 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0x00000000U)
762 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
763 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU)
764 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
765 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU)
766 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
767 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0x00000000U)
768 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
769 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0xFFFFFFFFU)
770 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
771 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0x00004000U)
772 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
773 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0x00008000U)
774 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
775 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0x00010000U)
776 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
777 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0x00020000U)
778 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
779 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU)
780 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */
781 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0x00020000U)
782 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
783 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF)
784 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
785 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF)
786 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
787 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0x1000)
788 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
789 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0x0800)
790 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
791 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0x0400)
792 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
793 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0x0200)
794 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
795 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0x0100)
796 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
797 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0x0080)
798 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
799 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0x0040)
800 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
801 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0x0020)
802 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
803 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF)
804 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
805 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF)
806 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
807 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF)
808 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
809 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF)
810 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
811 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF)
812 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */
813 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0x0000)
814#endif /* defined(CPU_MK64FN1M0CAJ12) || defined(CPU_MK64FN1M0VDC12) || defined(CPU_MK64FN1M0VLL12) || defined(CPU_MK64FN1M0VLQ12) || \
815 defined(CPU_MK64FN1M0VMD12) */
816
817/* FTM module features */
818
819/* @brief Number of channels. */
820#define FSL_FEATURE_FTM_CHANNEL_COUNTn(x) \
821 (((x) == FTM0) ? (8) : \
822 (((x) == FTM1) ? (2) : \
823 (((x) == FTM2) ? (2) : \
824 (((x) == FTM3) ? (8) : (-1)))))
825/* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */
826#define FSL_FEATURE_FTM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (0)
827/* @brief Has extended deadtime value. */
828#define FSL_FEATURE_FTM_HAS_EXTENDED_DEADTIME_VALUE (0)
829/* @brief Enable pwm output for the module. */
830#define FSL_FEATURE_FTM_HAS_ENABLE_PWM_OUTPUT (0)
831/* @brief Has half-cycle reload for the module. */
832#define FSL_FEATURE_FTM_HAS_HALFCYCLE_RELOAD (0)
833/* @brief Has reload interrupt. */
834#define FSL_FEATURE_FTM_HAS_RELOAD_INTERRUPT (0)
835/* @brief Has reload initialization trigger. */
836#define FSL_FEATURE_FTM_HAS_RELOAD_INITIALIZATION_TRIGGER (0)
837/* @brief Has DMA support, bitfield CnSC[DMA]. */
838#define FSL_FEATURE_FTM_HAS_DMA_SUPPORT (1)
839/* @brief If channel 6 is used to generate channel trigger, bitfield EXTTRIG[CH6TRIG]. */
840#define FSL_FEATURE_FTM_HAS_CHANNEL6_TRIGGER (0)
841/* @brief If channel 7 is used to generate channel trigger, bitfield EXTTRIG[CH7TRIG]. */
842#define FSL_FEATURE_FTM_HAS_CHANNEL7_TRIGGER (0)
843/* @brief Has no QDCTRL. */
844#define FSL_FEATURE_FTM_HAS_NO_QDCTRL (0)
845/* @brief If instance has only TPM function. */
846#define FSL_FEATURE_FTM_IS_TPM_ONLY_INSTANCEn(x) (0)
847
848/* GPIO module features */
849
850/* @brief Has GPIO attribute checker register (GACR). */
851#define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0)
852
853/* I2C module features */
854
855/* @brief Has System Management Bus support (registers SMB, A2, SLTL and SLTH). */
856#define FSL_FEATURE_I2C_HAS_SMBUS (1)
857/* @brief Maximum supported baud rate in kilobit per second. */
858#define FSL_FEATURE_I2C_MAX_BAUD_KBPS (400)
859/* @brief Is affected by errata with ID 6070 (repeat start cannot be generated if the F[MULT] bit field is set to a non-zero value). */
860#define FSL_FEATURE_I2C_HAS_ERRATA_6070 (0)
861/* @brief Has DMA support (register bit C1[DMAEN]). */
862#define FSL_FEATURE_I2C_HAS_DMA_SUPPORT (1)
863/* @brief Has I2C bus start and stop detection (register bits FLT[SSIE], FLT[STARTF] and FLT[STOPF]). */
864#define FSL_FEATURE_I2C_HAS_START_STOP_DETECT (1)
865/* @brief Has I2C bus stop detection (register bits FLT[STOPIE] and FLT[STOPF]). */
866#define FSL_FEATURE_I2C_HAS_STOP_DETECT (0)
867/* @brief Has I2C bus stop hold off (register bit FLT[SHEN]). */
868#define FSL_FEATURE_I2C_HAS_STOP_HOLD_OFF (1)
869/* @brief Maximum width of the glitch filter in number of bus clocks. */
870#define FSL_FEATURE_I2C_MAX_GLITCH_FILTER_WIDTH (15)
871/* @brief Has control of the drive capability of the I2C pins. */
872#define FSL_FEATURE_I2C_HAS_HIGH_DRIVE_SELECTION (1)
873/* @brief Has double buffering support (register S2). */
874#define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFERING (0)
875/* @brief Has double buffer enable. */
876#define FSL_FEATURE_I2C_HAS_DOUBLE_BUFFER_ENABLE (0)
877
878/* SAI module features */
879
880/* @brief Receive/transmit FIFO size in item count (register bit fields TCSR[FRDE], TCSR[FRIE], TCSR[FRF], TCR1[TFW], RCSR[FRDE], RCSR[FRIE], RCSR[FRF], RCR1[RFW], registers TFRn, RFRn). */
881#define FSL_FEATURE_SAI_FIFO_COUNT (8)
882/* @brief Receive/transmit channel number (register bit fields TCR3[TCE], RCR3[RCE], registers TDRn and RDRn). */
883#define FSL_FEATURE_SAI_CHANNEL_COUNTn(x) (2)
884/* @brief Maximum words per frame (register bit fields TCR3[WDFL], TCR4[FRSZ], TMR[TWM], RCR3[WDFL], RCR4[FRSZ], RMR[RWM]). */
885#define FSL_FEATURE_SAI_MAX_WORDS_PER_FRAME (32)
886/* @brief Has support of combining multiple data channel FIFOs into single channel FIFO (register bit fields TCR3[CFR], TCR4[FCOMB], TFR0[WCP], TFR1[WCP], RCR3[CFR], RCR4[FCOMB], RFR0[RCP], RFR1[RCP]). */
887#define FSL_FEATURE_SAI_HAS_FIFO_COMBINE_MODE (0)
888/* @brief Has packing of 8-bit and 16-bit data into each 32-bit FIFO word (register bit fields TCR4[FPACK], RCR4[FPACK]). */
889#define FSL_FEATURE_SAI_HAS_FIFO_PACKING (0)
890/* @brief Configures when the SAI will continue transmitting after a FIFO error has been detected (register bit fields TCR4[FCONT], RCR4[FCONT]). */
891#define FSL_FEATURE_SAI_HAS_FIFO_FUNCTION_AFTER_ERROR (0)
892/* @brief Configures if the frame sync is generated internally, a frame sync is only generated when the FIFO warning flag is clear or continuously (register bit fields TCR4[ONDEM], RCR4[ONDEM]). */
893#define FSL_FEATURE_SAI_HAS_ON_DEMAND_MODE (0)
894/* @brief Simplified bit clock source and asynchronous/synchronous mode selection (register bit fields TCR2[CLKMODE], RCR2[CLKMODE]), in comparison with the exclusively implemented TCR2[SYNC,BCS,BCI,MSEL], RCR2[SYNC,BCS,BCI,MSEL]. */
895#define FSL_FEATURE_SAI_HAS_CLOCKING_MODE (0)
896/* @brief Has register for configuration of the MCLK divide ratio (register bit fields MDR[FRACT], MDR[DIVIDE]). */
897#define FSL_FEATURE_SAI_HAS_MCLKDIV_REGISTER (1)
898/* @brief Ihe interrupt source number */
899#define FSL_FEATURE_SAI_INT_SOURCE_NUM (2)
900/* @brief Has register of MCR. */
901#define FSL_FEATURE_SAI_HAS_MCR (1)
902/* @brief Has register of MDR */
903#define FSL_FEATURE_SAI_HAS_MDR (1)
904/* @brief Has DIV bit fields of MCR register (register bit fields MCR[DIV]. */
905#define FSL_FEATURE_SAI_HAS_MCR_MCLK_POST_DIV (0)
906/* @brief Support Channel Mode (register bit fields TCR4[CHMOD]). */
907#define FSL_FEATURE_SAI_HAS_CHANNEL_MODE (0)
908
909/* LLWU module features */
910
911/* @brief Maximum number of pins (maximal index plus one) connected to LLWU device. */
912#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN (16)
913/* @brief Has pins 8-15 connected to LLWU device. */
914#define FSL_FEATURE_LLWU_EXTERNAL_PIN_GROUP2 (1)
915/* @brief Maximum number of internal modules connected to LLWU device. */
916#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE (8)
917/* @brief Number of digital filters. */
918#define FSL_FEATURE_LLWU_HAS_PIN_FILTER (2)
919/* @brief Has MF register. */
920#define FSL_FEATURE_LLWU_HAS_MF (0)
921/* @brief Has PF register. */
922#define FSL_FEATURE_LLWU_HAS_PF (0)
923/* @brief Has possibility to enable reset in low leakage power mode and enable digital filter for RESET pin (register LLWU_RST). */
924#define FSL_FEATURE_LLWU_HAS_RESET_ENABLE (1)
925/* @brief Has no internal module wakeup flag register. */
926#define FSL_FEATURE_LLWU_HAS_NO_INTERNAL_MODULE_WAKEUP_FLAG_REG (0)
927/* @brief Has external pin 0 connected to LLWU device. */
928#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN0 (1)
929/* @brief Index of port of external pin. */
930#define FSL_FEATURE_LLWU_PIN0_GPIO_IDX (GPIOE_IDX)
931/* @brief Number of external pin port on specified port. */
932#define FSL_FEATURE_LLWU_PIN0_GPIO_PIN (1)
933/* @brief Has external pin 1 connected to LLWU device. */
934#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN1 (1)
935/* @brief Index of port of external pin. */
936#define FSL_FEATURE_LLWU_PIN1_GPIO_IDX (GPIOE_IDX)
937/* @brief Number of external pin port on specified port. */
938#define FSL_FEATURE_LLWU_PIN1_GPIO_PIN (2)
939/* @brief Has external pin 2 connected to LLWU device. */
940#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN2 (1)
941/* @brief Index of port of external pin. */
942#define FSL_FEATURE_LLWU_PIN2_GPIO_IDX (GPIOE_IDX)
943/* @brief Number of external pin port on specified port. */
944#define FSL_FEATURE_LLWU_PIN2_GPIO_PIN (4)
945/* @brief Has external pin 3 connected to LLWU device. */
946#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN3 (1)
947/* @brief Index of port of external pin. */
948#define FSL_FEATURE_LLWU_PIN3_GPIO_IDX (GPIOA_IDX)
949/* @brief Number of external pin port on specified port. */
950#define FSL_FEATURE_LLWU_PIN3_GPIO_PIN (4)
951/* @brief Has external pin 4 connected to LLWU device. */
952#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN4 (1)
953/* @brief Index of port of external pin. */
954#define FSL_FEATURE_LLWU_PIN4_GPIO_IDX (GPIOA_IDX)
955/* @brief Number of external pin port on specified port. */
956#define FSL_FEATURE_LLWU_PIN4_GPIO_PIN (13)
957/* @brief Has external pin 5 connected to LLWU device. */
958#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN5 (1)
959/* @brief Index of port of external pin. */
960#define FSL_FEATURE_LLWU_PIN5_GPIO_IDX (GPIOB_IDX)
961/* @brief Number of external pin port on specified port. */
962#define FSL_FEATURE_LLWU_PIN5_GPIO_PIN (0)
963/* @brief Has external pin 6 connected to LLWU device. */
964#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN6 (1)
965/* @brief Index of port of external pin. */
966#define FSL_FEATURE_LLWU_PIN6_GPIO_IDX (GPIOC_IDX)
967/* @brief Number of external pin port on specified port. */
968#define FSL_FEATURE_LLWU_PIN6_GPIO_PIN (1)
969/* @brief Has external pin 7 connected to LLWU device. */
970#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN7 (1)
971/* @brief Index of port of external pin. */
972#define FSL_FEATURE_LLWU_PIN7_GPIO_IDX (GPIOC_IDX)
973/* @brief Number of external pin port on specified port. */
974#define FSL_FEATURE_LLWU_PIN7_GPIO_PIN (3)
975/* @brief Has external pin 8 connected to LLWU device. */
976#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN8 (1)
977/* @brief Index of port of external pin. */
978#define FSL_FEATURE_LLWU_PIN8_GPIO_IDX (GPIOC_IDX)
979/* @brief Number of external pin port on specified port. */
980#define FSL_FEATURE_LLWU_PIN8_GPIO_PIN (4)
981/* @brief Has external pin 9 connected to LLWU device. */
982#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN9 (1)
983/* @brief Index of port of external pin. */
984#define FSL_FEATURE_LLWU_PIN9_GPIO_IDX (GPIOC_IDX)
985/* @brief Number of external pin port on specified port. */
986#define FSL_FEATURE_LLWU_PIN9_GPIO_PIN (5)
987/* @brief Has external pin 10 connected to LLWU device. */
988#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN10 (1)
989/* @brief Index of port of external pin. */
990#define FSL_FEATURE_LLWU_PIN10_GPIO_IDX (GPIOC_IDX)
991/* @brief Number of external pin port on specified port. */
992#define FSL_FEATURE_LLWU_PIN10_GPIO_PIN (6)
993/* @brief Has external pin 11 connected to LLWU device. */
994#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN11 (1)
995/* @brief Index of port of external pin. */
996#define FSL_FEATURE_LLWU_PIN11_GPIO_IDX (GPIOC_IDX)
997/* @brief Number of external pin port on specified port. */
998#define FSL_FEATURE_LLWU_PIN11_GPIO_PIN (11)
999/* @brief Has external pin 12 connected to LLWU device. */
1000#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN12 (1)
1001/* @brief Index of port of external pin. */
1002#define FSL_FEATURE_LLWU_PIN12_GPIO_IDX (GPIOD_IDX)
1003/* @brief Number of external pin port on specified port. */
1004#define FSL_FEATURE_LLWU_PIN12_GPIO_PIN (0)
1005/* @brief Has external pin 13 connected to LLWU device. */
1006#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN13 (1)
1007/* @brief Index of port of external pin. */
1008#define FSL_FEATURE_LLWU_PIN13_GPIO_IDX (GPIOD_IDX)
1009/* @brief Number of external pin port on specified port. */
1010#define FSL_FEATURE_LLWU_PIN13_GPIO_PIN (2)
1011/* @brief Has external pin 14 connected to LLWU device. */
1012#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN14 (1)
1013/* @brief Index of port of external pin. */
1014#define FSL_FEATURE_LLWU_PIN14_GPIO_IDX (GPIOD_IDX)
1015/* @brief Number of external pin port on specified port. */
1016#define FSL_FEATURE_LLWU_PIN14_GPIO_PIN (4)
1017/* @brief Has external pin 15 connected to LLWU device. */
1018#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN15 (1)
1019/* @brief Index of port of external pin. */
1020#define FSL_FEATURE_LLWU_PIN15_GPIO_IDX (GPIOD_IDX)
1021/* @brief Number of external pin port on specified port. */
1022#define FSL_FEATURE_LLWU_PIN15_GPIO_PIN (6)
1023/* @brief Has external pin 16 connected to LLWU device. */
1024#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN16 (0)
1025/* @brief Index of port of external pin. */
1026#define FSL_FEATURE_LLWU_PIN16_GPIO_IDX (0)
1027/* @brief Number of external pin port on specified port. */
1028#define FSL_FEATURE_LLWU_PIN16_GPIO_PIN (0)
1029/* @brief Has external pin 17 connected to LLWU device. */
1030#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN17 (0)
1031/* @brief Index of port of external pin. */
1032#define FSL_FEATURE_LLWU_PIN17_GPIO_IDX (0)
1033/* @brief Number of external pin port on specified port. */
1034#define FSL_FEATURE_LLWU_PIN17_GPIO_PIN (0)
1035/* @brief Has external pin 18 connected to LLWU device. */
1036#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN18 (0)
1037/* @brief Index of port of external pin. */
1038#define FSL_FEATURE_LLWU_PIN18_GPIO_IDX (0)
1039/* @brief Number of external pin port on specified port. */
1040#define FSL_FEATURE_LLWU_PIN18_GPIO_PIN (0)
1041/* @brief Has external pin 19 connected to LLWU device. */
1042#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN19 (0)
1043/* @brief Index of port of external pin. */
1044#define FSL_FEATURE_LLWU_PIN19_GPIO_IDX (0)
1045/* @brief Number of external pin port on specified port. */
1046#define FSL_FEATURE_LLWU_PIN19_GPIO_PIN (0)
1047/* @brief Has external pin 20 connected to LLWU device. */
1048#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN20 (0)
1049/* @brief Index of port of external pin. */
1050#define FSL_FEATURE_LLWU_PIN20_GPIO_IDX (0)
1051/* @brief Number of external pin port on specified port. */
1052#define FSL_FEATURE_LLWU_PIN20_GPIO_PIN (0)
1053/* @brief Has external pin 21 connected to LLWU device. */
1054#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN21 (0)
1055/* @brief Index of port of external pin. */
1056#define FSL_FEATURE_LLWU_PIN21_GPIO_IDX (0)
1057/* @brief Number of external pin port on specified port. */
1058#define FSL_FEATURE_LLWU_PIN21_GPIO_PIN (0)
1059/* @brief Has external pin 22 connected to LLWU device. */
1060#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN22 (0)
1061/* @brief Index of port of external pin. */
1062#define FSL_FEATURE_LLWU_PIN22_GPIO_IDX (0)
1063/* @brief Number of external pin port on specified port. */
1064#define FSL_FEATURE_LLWU_PIN22_GPIO_PIN (0)
1065/* @brief Has external pin 23 connected to LLWU device. */
1066#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN23 (0)
1067/* @brief Index of port of external pin. */
1068#define FSL_FEATURE_LLWU_PIN23_GPIO_IDX (0)
1069/* @brief Number of external pin port on specified port. */
1070#define FSL_FEATURE_LLWU_PIN23_GPIO_PIN (0)
1071/* @brief Has external pin 24 connected to LLWU device. */
1072#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN24 (0)
1073/* @brief Index of port of external pin. */
1074#define FSL_FEATURE_LLWU_PIN24_GPIO_IDX (0)
1075/* @brief Number of external pin port on specified port. */
1076#define FSL_FEATURE_LLWU_PIN24_GPIO_PIN (0)
1077/* @brief Has external pin 25 connected to LLWU device. */
1078#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN25 (0)
1079/* @brief Index of port of external pin. */
1080#define FSL_FEATURE_LLWU_PIN25_GPIO_IDX (0)
1081/* @brief Number of external pin port on specified port. */
1082#define FSL_FEATURE_LLWU_PIN25_GPIO_PIN (0)
1083/* @brief Has external pin 26 connected to LLWU device. */
1084#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN26 (0)
1085/* @brief Index of port of external pin. */
1086#define FSL_FEATURE_LLWU_PIN26_GPIO_IDX (0)
1087/* @brief Number of external pin port on specified port. */
1088#define FSL_FEATURE_LLWU_PIN26_GPIO_PIN (0)
1089/* @brief Has external pin 27 connected to LLWU device. */
1090#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN27 (0)
1091/* @brief Index of port of external pin. */
1092#define FSL_FEATURE_LLWU_PIN27_GPIO_IDX (0)
1093/* @brief Number of external pin port on specified port. */
1094#define FSL_FEATURE_LLWU_PIN27_GPIO_PIN (0)
1095/* @brief Has external pin 28 connected to LLWU device. */
1096#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN28 (0)
1097/* @brief Index of port of external pin. */
1098#define FSL_FEATURE_LLWU_PIN28_GPIO_IDX (0)
1099/* @brief Number of external pin port on specified port. */
1100#define FSL_FEATURE_LLWU_PIN28_GPIO_PIN (0)
1101/* @brief Has external pin 29 connected to LLWU device. */
1102#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN29 (0)
1103/* @brief Index of port of external pin. */
1104#define FSL_FEATURE_LLWU_PIN29_GPIO_IDX (0)
1105/* @brief Number of external pin port on specified port. */
1106#define FSL_FEATURE_LLWU_PIN29_GPIO_PIN (0)
1107/* @brief Has external pin 30 connected to LLWU device. */
1108#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN30 (0)
1109/* @brief Index of port of external pin. */
1110#define FSL_FEATURE_LLWU_PIN30_GPIO_IDX (0)
1111/* @brief Number of external pin port on specified port. */
1112#define FSL_FEATURE_LLWU_PIN30_GPIO_PIN (0)
1113/* @brief Has external pin 31 connected to LLWU device. */
1114#define FSL_FEATURE_LLWU_HAS_EXTERNAL_PIN31 (0)
1115/* @brief Index of port of external pin. */
1116#define FSL_FEATURE_LLWU_PIN31_GPIO_IDX (0)
1117/* @brief Number of external pin port on specified port. */
1118#define FSL_FEATURE_LLWU_PIN31_GPIO_PIN (0)
1119/* @brief Has internal module 0 connected to LLWU device. */
1120#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE0 (1)
1121/* @brief Has internal module 1 connected to LLWU device. */
1122#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE1 (1)
1123/* @brief Has internal module 2 connected to LLWU device. */
1124#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE2 (1)
1125/* @brief Has internal module 3 connected to LLWU device. */
1126#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE3 (1)
1127/* @brief Has internal module 4 connected to LLWU device. */
1128#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE4 (0)
1129/* @brief Has internal module 5 connected to LLWU device. */
1130#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE5 (1)
1131/* @brief Has internal module 6 connected to LLWU device. */
1132#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE6 (0)
1133/* @brief Has internal module 7 connected to LLWU device. */
1134#define FSL_FEATURE_LLWU_HAS_INTERNAL_MODULE7 (1)
1135/* @brief Has Version ID Register (LLWU_VERID). */
1136#define FSL_FEATURE_LLWU_HAS_VERID (0)
1137/* @brief Has Parameter Register (LLWU_PARAM). */
1138#define FSL_FEATURE_LLWU_HAS_PARAM (0)
1139/* @brief Width of registers of the LLWU. */
1140#define FSL_FEATURE_LLWU_REG_BITWIDTH (8)
1141/* @brief Has DMA Enable register (LLWU_DE). */
1142#define FSL_FEATURE_LLWU_HAS_DMA_ENABLE_REG (0)
1143
1144/* LPTMR module features */
1145
1146/* @brief Has shared interrupt handler with another LPTMR module. */
1147#define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0)
1148/* @brief Whether LPTMR counter is 32 bits width. */
1149#define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0)
1150/* @brief Has timer DMA request enable (register bit CSR[TDRE]). */
1151#define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (0)
1152
1153/* MCG module features */
1154
1155/* @brief PRDIV base value (divider of register bit field [PRDIV] zero value). */
1156#define FSL_FEATURE_MCG_PLL_PRDIV_BASE (1)
1157/* @brief Maximum PLL external reference divider value (max. value of register bit field C5[PRVDIV]). */
1158#define FSL_FEATURE_MCG_PLL_PRDIV_MAX (24)
1159/* @brief VCO divider base value (multiply factor of register bit field C6[VDIV] zero value). */
1160#define FSL_FEATURE_MCG_PLL_VDIV_BASE (24)
1161/* @brief PLL reference clock low range. OSCCLK/PLL_R. */
1162#define FSL_FEATURE_MCG_PLL_REF_MIN (2000000)
1163/* @brief PLL reference clock high range. OSCCLK/PLL_R. */
1164#define FSL_FEATURE_MCG_PLL_REF_MAX (4000000)
1165/* @brief The PLL clock is divided by 2 before VCO divider. */
1166#define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_DIV (0)
1167/* @brief FRDIV supports 1280. */
1168#define FSL_FEATURE_MCG_FRDIV_SUPPORT_1280 (1)
1169/* @brief FRDIV supports 1536. */
1170#define FSL_FEATURE_MCG_FRDIV_SUPPORT_1536 (1)
1171/* @brief MCGFFCLK divider. */
1172#define FSL_FEATURE_MCG_FFCLK_DIV (1)
1173/* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection in the SIM module. */
1174#define FSL_FEATURE_MCG_HAS_PLL_EXTRA_DIV (0)
1175/* @brief Has 32kHz RTC external reference clock (register bits C8[LOCS1], C8[CME1], C8[LOCRE1] and RTC module are present). */
1176#define FSL_FEATURE_MCG_HAS_RTC_32K (1)
1177/* @brief Has PLL1 external reference clock (registers C10, C11, C12, S2). */
1178#define FSL_FEATURE_MCG_HAS_PLL1 (0)
1179/* @brief Has 48MHz internal oscillator. */
1180#define FSL_FEATURE_MCG_HAS_IRC_48M (1)
1181/* @brief Has OSC1 external oscillator (registers C10, C11, C12, S2). */
1182#define FSL_FEATURE_MCG_HAS_OSC1 (0)
1183/* @brief Has fast internal reference clock fine trim (register bit C2[FCFTRIM]). */
1184#define FSL_FEATURE_MCG_HAS_FCFTRIM (1)
1185/* @brief Has PLL loss of lock reset (register bit C8[LOLRE]). */
1186#define FSL_FEATURE_MCG_HAS_LOLRE (1)
1187/* @brief Has MCG OSC clock selection (register bit C7[OSCSEL]). */
1188#define FSL_FEATURE_MCG_USE_OSCSEL (1)
1189/* @brief Has PLL external reference selection (register bits C5[PLLREFSEL0] and C11[PLLREFSEL1]). */
1190#define FSL_FEATURE_MCG_USE_PLLREFSEL (0)
1191/* @brief TBD */
1192#define FSL_FEATURE_MCG_USE_SYSTEM_CLOCK (0)
1193/* @brief Has phase-locked loop (PLL) (register C5 and bits C6[VDIV], C6[PLLS], C6[LOLIE0], S[PLLST], S[LOCK0], S[LOLS0]). */
1194#define FSL_FEATURE_MCG_HAS_PLL (1)
1195/* @brief Has phase-locked loop (PLL) PRDIV (register C5[PRDIV]. */
1196#define FSL_FEATURE_MCG_HAS_PLL_PRDIV (1)
1197/* @brief Has phase-locked loop (PLL) VDIV (register C6[VDIV]. */
1198#define FSL_FEATURE_MCG_HAS_PLL_VDIV (1)
1199/* @brief PLL/OSC related register bit fields have PLL/OSC index in their name. */
1200#define FSL_FEATURE_MCG_HAS_PLL_OSC_INDEX (0)
1201/* @brief Has frequency-locked loop (FLL) (register ATCVH, ATCVL and bits C1[IREFS], C1[FRDIV]). */
1202#define FSL_FEATURE_MCG_HAS_FLL (1)
1203/* @brief Has PLL external to MCG (C9[PLL_CME], C9[PLL_LOCRE], C9[EXT_PLL_LOCS]). */
1204#define FSL_FEATURE_MCG_HAS_EXTERNAL_PLL (0)
1205/* @brief Has crystal oscillator or external reference clock low power controls (register bits C2[HGO], C2[RANGE]). */
1206#define FSL_FEATURE_MCG_HAS_EXT_REF_LOW_POWER_CONTROL (1)
1207/* @brief Has PLL/FLL selection as MCG output (register bit C6[PLLS]). */
1208#define FSL_FEATURE_MCG_HAS_PLL_FLL_SELECTION (1)
1209/* @brief Has PLL output selection (PLL0/PLL1, PLL/external PLL) (register bit C11[PLLCS]). */
1210#define FSL_FEATURE_MCG_HAS_PLL_OUTPUT_SELECTION (0)
1211/* @brief Has automatic trim machine (registers ATCVH, ATCVL and bits SC[ATMF], SC[ATMS], SC[ATME]). */
1212#define FSL_FEATURE_MCG_HAS_AUTO_TRIM_MACHINE (1)
1213/* @brief Has external clock monitor (register bit C6[CME]). */
1214#define FSL_FEATURE_MCG_HAS_EXTERNAL_CLOCK_MONITOR (1)
1215/* @brief Has low frequency internal reference clock (IRC) (registers LTRIMRNG, LFRIM, LSTRIM and bit MC[LIRC_DIV2]). */
1216#define FSL_FEATURE_MCG_HAS_LOW_FREQ_IRC (0)
1217/* @brief Has high frequency internal reference clock (IRC) (registers HCTRIM, HTTRIM, HFTRIM and bit MC[HIRCEN]). */
1218#define FSL_FEATURE_MCG_HAS_HIGH_FREQ_IRC (0)
1219/* @brief Has PEI mode or PBI mode. */
1220#define FSL_FEATURE_MCG_HAS_PLL_INTERNAL_MODE (0)
1221/* @brief Reset clock mode is BLPI. */
1222#define FSL_FEATURE_MCG_RESET_IS_BLPI (0)
1223
1224/* interrupt module features */
1225
1226/* @brief Lowest interrupt request number. */
1227#define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14)
1228/* @brief Highest interrupt request number. */
1229#define FSL_FEATURE_INTERRUPT_IRQ_MAX (85)
1230
1231/* OSC module features */
1232
1233/* @brief Has OSC1 external oscillator. */
1234#define FSL_FEATURE_OSC_HAS_OSC1 (0)
1235/* @brief Has OSC0 external oscillator. */
1236#define FSL_FEATURE_OSC_HAS_OSC0 (0)
1237/* @brief Has OSC external oscillator (without index). */
1238#define FSL_FEATURE_OSC_HAS_OSC (1)
1239/* @brief Number of OSC external oscillators. */
1240#define FSL_FEATURE_OSC_OSC_COUNT (1)
1241/* @brief Has external reference clock divider (register bit field DIV[ERPS]). */
1242#define FSL_FEATURE_OSC_HAS_EXT_REF_CLOCK_DIVIDER (0)
1243
1244/* PDB module features */
1245
1246/* @brief Has DAC support. */
1247#define FSL_FEATURE_PDB_HAS_DAC (1)
1248/* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */
1249#define FSL_FEATURE_PDB_HAS_SHARED_IRQ_HANDLER (0)
1250/* @brief PDB channel number). */
1251#define FSL_FEATURE_PDB_CHANNEL_COUNT (2)
1252/* @brief Channel pre-trigger nunmber (related to number of registers CHmDLYn). */
1253#define FSL_FEATURE_PDB_CHANNEL_PRE_TRIGGER_COUNT (2)
1254/* @brief DAC interval trigger number). */
1255#define FSL_FEATURE_PDB_DAC_INTERVAL_TRIGGER_COUNT (2)
1256/* @brief Pulse out number). */
1257#define FSL_FEATURE_PDB_PULSE_OUT_COUNT (3)
1258
1259/* PIT module features */
1260
1261/* @brief Number of channels (related to number of registers LDVALn, CVALn, TCTRLn, TFLGn). */
1262#define FSL_FEATURE_PIT_TIMER_COUNT (4)
1263/* @brief Has lifetime timer (related to existence of registers LTMR64L and LTMR64H). */
1264#define FSL_FEATURE_PIT_HAS_LIFETIME_TIMER (0)
1265/* @brief Has chain mode (related to existence of register bit field TCTRLn[CHN]). */
1266#define FSL_FEATURE_PIT_HAS_CHAIN_MODE (1)
1267/* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */
1268#define FSL_FEATURE_PIT_HAS_SHARED_IRQ_HANDLER (0)
1269/* @brief Has timer enable control. */
1270#define FSL_FEATURE_PIT_HAS_MDIS (1)
1271
1272/* PMC module features */
1273
1274/* @brief Has Bandgap Enable In VLPx Operation support. */
1275#define FSL_FEATURE_PMC_HAS_BGEN (1)
1276/* @brief Has Bandgap Buffer Enable. */
1277#define FSL_FEATURE_PMC_HAS_BGBE (1)
1278/* @brief Has Bandgap Buffer Drive Select. */
1279#define FSL_FEATURE_PMC_HAS_BGBDS (0)
1280/* @brief Has Low-Voltage Detect Voltage Select support. */
1281#define FSL_FEATURE_PMC_HAS_LVDV (1)
1282/* @brief Has Low-Voltage Warning Voltage Select support. */
1283#define FSL_FEATURE_PMC_HAS_LVWV (1)
1284/* @brief Has LPO. */
1285#define FSL_FEATURE_PMC_HAS_LPO (0)
1286/* @brief Has VLPx option PMC_REGSC[VLPO]. */
1287#define FSL_FEATURE_PMC_HAS_VLPO (0)
1288/* @brief Has acknowledge isolation support. */
1289#define FSL_FEATURE_PMC_HAS_ACKISO (1)
1290/* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */
1291#define FSL_FEATURE_PMC_HAS_REGFPM (0)
1292/* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */
1293#define FSL_FEATURE_PMC_HAS_REGONS (1)
1294/* @brief Has PMC_HVDSC1. */
1295#define FSL_FEATURE_PMC_HAS_HVDSC1 (0)
1296/* @brief Has PMC_PARAM. */
1297#define FSL_FEATURE_PMC_HAS_PARAM (0)
1298/* @brief Has PMC_VERID. */
1299#define FSL_FEATURE_PMC_HAS_VERID (0)
1300
1301/* PORT module features */
1302
1303/* @brief Has control lock (register bit PCR[LK]). */
1304#define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (1)
1305/* @brief Has open drain control (register bit PCR[ODE]). */
1306#define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (1)
1307/* @brief Has digital filter (registers DFER, DFCR and DFWR). */
1308#define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (1)
1309/* @brief Has DMA request (register bit field PCR[IRQC] values). */
1310#define FSL_FEATURE_PORT_HAS_DMA_REQUEST (1)
1311/* @brief Has pull resistor selection available. */
1312#define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1)
1313/* @brief Has pull resistor enable (register bit PCR[PE]). */
1314#define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1)
1315/* @brief Has slew rate control (register bit PCR[SRE]). */
1316#define FSL_FEATURE_PORT_HAS_SLEW_RATE (1)
1317/* @brief Has passive filter (register bit field PCR[PFE]). */
1318#define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (1)
1319/* @brief Has drive strength control (register bit PCR[DSE]). */
1320#define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (1)
1321/* @brief Has separate drive strength register (HDRVE). */
1322#define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0)
1323/* @brief Has glitch filter (register IOFLT). */
1324#define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0)
1325/* @brief Defines width of PCR[MUX] field. */
1326#define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3)
1327/* @brief Has dedicated interrupt vector. */
1328#define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1)
1329/* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */
1330#define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0)
1331/* @brief Defines whether PCR[IRQC] bit-field has flag states. */
1332#define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0)
1333/* @brief Defines whether PCR[IRQC] bit-field has trigger states. */
1334#define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0)
1335
1336/* RCM module features */
1337
1338/* @brief Has Loss-of-Lock Reset support. */
1339#define FSL_FEATURE_RCM_HAS_LOL (1)
1340/* @brief Has Loss-of-Clock Reset support. */
1341#define FSL_FEATURE_RCM_HAS_LOC (1)
1342/* @brief Has JTAG generated Reset support. */
1343#define FSL_FEATURE_RCM_HAS_JTAG (1)
1344/* @brief Has EzPort generated Reset support. */
1345#define FSL_FEATURE_RCM_HAS_EZPORT (1)
1346/* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */
1347#define FSL_FEATURE_RCM_HAS_EZPMS (1)
1348/* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */
1349#define FSL_FEATURE_RCM_HAS_BOOTROM (0)
1350/* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */
1351#define FSL_FEATURE_RCM_HAS_SSRS (0)
1352/* @brief Has Version ID Register (RCM_VERID). */
1353#define FSL_FEATURE_RCM_HAS_VERID (0)
1354/* @brief Has Parameter Register (RCM_PARAM). */
1355#define FSL_FEATURE_RCM_HAS_PARAM (0)
1356/* @brief Has Reset Interrupt Enable Register RCM_SRIE. */
1357#define FSL_FEATURE_RCM_HAS_SRIE (0)
1358/* @brief Width of registers of the RCM. */
1359#define FSL_FEATURE_RCM_REG_WIDTH (8)
1360/* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */
1361#define FSL_FEATURE_RCM_HAS_CORE1 (0)
1362/* @brief Has MDM-AP system reset support RCM_SRS1[MDM_AP] */
1363#define FSL_FEATURE_RCM_HAS_MDM_AP (1)
1364/* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */
1365#define FSL_FEATURE_RCM_HAS_WAKEUP (1)
1366
1367/* RTC module features */
1368
1369#if defined(CPU_MK64FN1M0CAJ12) || defined(CPU_MK64FN1M0VDC12) || defined(CPU_MK64FN1M0VLL12) || defined(CPU_MK64FN1M0VLQ12) || \
1370 defined(CPU_MK64FX512VDC12) || defined(CPU_MK64FX512VLL12) || defined(CPU_MK64FX512VLQ12)
1371 /* @brief Has wakeup pin. */
1372 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN (1)
1373 /* @brief Has wakeup pin selection (bit field CR[WPS]). */
1374 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN_SELECTION (1)
1375 /* @brief Has low power features (registers MER, MCLR and MCHR). */
1376 #define FSL_FEATURE_RTC_HAS_MONOTONIC (0)
1377 /* @brief Has read/write access control (registers WAR and RAR). */
1378 #define FSL_FEATURE_RTC_HAS_ACCESS_CONTROL (1)
1379 /* @brief Has security features (registers TTSR, MER, MCLR and MCHR). */
1380 #define FSL_FEATURE_RTC_HAS_SECURITY (1)
1381 /* @brief Has RTC_CLKIN available. */
1382 #define FSL_FEATURE_RTC_HAS_RTC_CLKIN (0)
1383 /* @brief Has prescaler adjust for LPO. */
1384 #define FSL_FEATURE_RTC_HAS_LPO_ADJUST (0)
1385 /* @brief Has Clock Pin Enable field. */
1386 #define FSL_FEATURE_RTC_HAS_CPE (0)
1387 /* @brief Has Timer Seconds Interrupt Configuration field. */
1388 #define FSL_FEATURE_RTC_HAS_TSIC (0)
1389 /* @brief Has OSC capacitor setting RTC_CR[SC2P ~ SC16P] */
1390 #define FSL_FEATURE_RTC_HAS_OSC_SCXP (1)
1391 /* @brief Has Tamper Interrupt Register (register TIR). */
1392 #define FSL_FEATURE_RTC_HAS_TIR (0)
1393 /* @brief Has Tamper Pin Interrupt Enable (bitfield TIR[TPIE]). */
1394 #define FSL_FEATURE_RTC_HAS_TIR_TPIE (0)
1395 /* @brief Has Security Interrupt Enable (bitfield TIR[SIE]). */
1396 #define FSL_FEATURE_RTC_HAS_TIR_SIE (0)
1397 /* @brief Has Loss of Clock Interrupt Enable (bitfield TIR[LCIE]). */
1398 #define FSL_FEATURE_RTC_HAS_TIR_LCIE (0)
1399 /* @brief Has Tamper Interrupt Detect Flag (bitfield SR[TIDF]). */
1400 #define FSL_FEATURE_RTC_HAS_SR_TIDF (0)
1401 /* @brief Has Tamper Detect Register (register TDR). */
1402 #define FSL_FEATURE_RTC_HAS_TDR (0)
1403 /* @brief Has Tamper Pin Flag (bitfield TDR[TPF]). */
1404 #define FSL_FEATURE_RTC_HAS_TDR_TPF (0)
1405 /* @brief Has Security Tamper Flag (bitfield TDR[STF]). */
1406 #define FSL_FEATURE_RTC_HAS_TDR_STF (0)
1407 /* @brief Has Loss of Clock Tamper Flag (bitfield TDR[LCTF]). */
1408 #define FSL_FEATURE_RTC_HAS_TDR_LCTF (0)
1409 /* @brief Has Tamper Time Seconds Register (register TTSR). */
1410 #define FSL_FEATURE_RTC_HAS_TTSR (0)
1411 /* @brief Has Pin Configuration Register (register PCR). */
1412 #define FSL_FEATURE_RTC_HAS_PCR (0)
1413#elif defined(CPU_MK64FN1M0VMD12) || defined(CPU_MK64FX512VMD12)
1414 /* @brief Has wakeup pin. */
1415 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN (1)
1416 /* @brief Has wakeup pin selection (bit field CR[WPS]). */
1417 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN_SELECTION (1)
1418 /* @brief Has low power features (registers MER, MCLR and MCHR). */
1419 #define FSL_FEATURE_RTC_HAS_MONOTONIC (0)
1420 /* @brief Has read/write access control (registers WAR and RAR). */
1421 #define FSL_FEATURE_RTC_HAS_ACCESS_CONTROL (1)
1422 /* @brief Has security features (registers TTSR, MER, MCLR and MCHR). */
1423 #define FSL_FEATURE_RTC_HAS_SECURITY (0)
1424 /* @brief Has RTC_CLKIN available. */
1425 #define FSL_FEATURE_RTC_HAS_RTC_CLKIN (0)
1426 /* @brief Has prescaler adjust for LPO. */
1427 #define FSL_FEATURE_RTC_HAS_LPO_ADJUST (0)
1428 /* @brief Has Clock Pin Enable field. */
1429 #define FSL_FEATURE_RTC_HAS_CPE (0)
1430 /* @brief Has Timer Seconds Interrupt Configuration field. */
1431 #define FSL_FEATURE_RTC_HAS_TSIC (0)
1432 /* @brief Has OSC capacitor setting RTC_CR[SC2P ~ SC16P] */
1433 #define FSL_FEATURE_RTC_HAS_OSC_SCXP (1)
1434 /* @brief Has Tamper Interrupt Register (register TIR). */
1435 #define FSL_FEATURE_RTC_HAS_TIR (0)
1436 /* @brief Has Tamper Pin Interrupt Enable (bitfield TIR[TPIE]). */
1437 #define FSL_FEATURE_RTC_HAS_TIR_TPIE (0)
1438 /* @brief Has Security Interrupt Enable (bitfield TIR[SIE]). */
1439 #define FSL_FEATURE_RTC_HAS_TIR_SIE (0)
1440 /* @brief Has Loss of Clock Interrupt Enable (bitfield TIR[LCIE]). */
1441 #define FSL_FEATURE_RTC_HAS_TIR_LCIE (0)
1442 /* @brief Has Tamper Interrupt Detect Flag (bitfield SR[TIDF]). */
1443 #define FSL_FEATURE_RTC_HAS_SR_TIDF (0)
1444 /* @brief Has Tamper Detect Register (register TDR). */
1445 #define FSL_FEATURE_RTC_HAS_TDR (0)
1446 /* @brief Has Tamper Pin Flag (bitfield TDR[TPF]). */
1447 #define FSL_FEATURE_RTC_HAS_TDR_TPF (0)
1448 /* @brief Has Security Tamper Flag (bitfield TDR[STF]). */
1449 #define FSL_FEATURE_RTC_HAS_TDR_STF (0)
1450 /* @brief Has Loss of Clock Tamper Flag (bitfield TDR[LCTF]). */
1451 #define FSL_FEATURE_RTC_HAS_TDR_LCTF (0)
1452 /* @brief Has Tamper Time Seconds Register (register TTSR). */
1453 #define FSL_FEATURE_RTC_HAS_TTSR (0)
1454 /* @brief Has Pin Configuration Register (register PCR). */
1455 #define FSL_FEATURE_RTC_HAS_PCR (0)
1456#endif /* defined(CPU_MK64FN1M0CAJ12) || defined(CPU_MK64FN1M0VDC12) || defined(CPU_MK64FN1M0VLL12) || defined(CPU_MK64FN1M0VLQ12) || \
1457 defined(CPU_MK64FX512VDC12) || defined(CPU_MK64FX512VLL12) || defined(CPU_MK64FX512VLQ12) */
1458
1459/* SDHC module features */
1460
1461/* @brief Has external DMA support (register bit VENDOR[EXTDMAEN]). */
1462#define FSL_FEATURE_SDHC_HAS_EXTERNAL_DMA_SUPPORT (1)
1463/* @brief Has support of 3.0V voltage (register bit HTCAPBLT[VS30]). */
1464#define FSL_FEATURE_SDHC_HAS_V300_SUPPORT (0)
1465/* @brief Has support of 1.8V voltage (register bit HTCAPBLT[VS18]). */
1466#define FSL_FEATURE_SDHC_HAS_V180_SUPPORT (0)
1467
1468/* SIM module features */
1469
1470/* @brief Has USB FS divider. */
1471#define FSL_FEATURE_SIM_USBFS_USE_SPECIAL_DIVIDER (0)
1472/* @brief Is PLL clock divided by 2 before MCG PLL/FLL clock selection. */
1473#define FSL_FEATURE_SIM_PLLCLK_USE_SPECIAL_DIVIDER (0)
1474/* @brief Has RAM size specification (register bit field SOPT1[RAMSIZE]). */
1475#define FSL_FEATURE_SIM_OPT_HAS_RAMSIZE (1)
1476/* @brief Has 32k oscillator clock output (register bit SOPT1[OSC32KOUT]). */
1477#define FSL_FEATURE_SIM_OPT_HAS_OSC32K_OUT (0)
1478/* @brief Has 32k oscillator clock selection (register bit field SOPT1[OSC32KSEL]). */
1479#define FSL_FEATURE_SIM_OPT_HAS_OSC32K_SELECTION (1)
1480/* @brief 32k oscillator clock selection width (width of register bit field SOPT1[OSC32KSEL]). */
1481#define FSL_FEATURE_SIM_OPT_OSC32K_SELECTION_WIDTH (2)
1482/* @brief Has RTC clock output selection (register bit SOPT2[RTCCLKOUTSEL]). */
1483#define FSL_FEATURE_SIM_OPT_HAS_RTC_CLOCK_OUT_SELECTION (1)
1484/* @brief Has USB voltage regulator (register bits SOPT1[USBVSTBY], SOPT1[USBSSTBY], SOPT1[USBREGEN], SOPT1CFG[URWE], SOPT1CFG[UVSWE], SOPT1CFG[USSWE]). */
1485#define FSL_FEATURE_SIM_OPT_HAS_USB_VOLTAGE_REGULATOR (1)
1486/* @brief USB has integrated PHY (register bits USBPHYCTL[USBVREGSEL], USBPHYCTL[USBVREGPD], USBPHYCTL[USB3VOUTTRG], USBPHYCTL[USBDISILIM], SOPT2[USBSLSRC], SOPT2[USBREGEN]). */
1487#define FSL_FEATURE_SIM_OPT_HAS_USB_PHY (0)
1488/* @brief Has PTD7 pad drive strength control (register bit SOPT2[PTD7PAD]). */
1489#define FSL_FEATURE_SIM_OPT_HAS_PTD7PAD (1)
1490/* @brief Has FlexBus security level selection (register bit SOPT2[FBSL]). */
1491#define FSL_FEATURE_SIM_OPT_HAS_FBSL (1)
1492/* @brief Has number of FlexBus hold cycle before FlexBus can release bus (register bit SOPT6[PCR]). */
1493#define FSL_FEATURE_SIM_OPT_HAS_PCR (0)
1494/* @brief Has number of NFC hold cycle in case of FlexBus request (register bit SOPT6[MCC]). */
1495#define FSL_FEATURE_SIM_OPT_HAS_MCC (0)
1496/* @brief Has UART open drain enable (register bits UARTnODE, where n is a number, in register SOPT5). */
1497#define FSL_FEATURE_SIM_OPT_HAS_ODE (0)
1498/* @brief Number of LPUART modules (number of register bits LPUARTn, where n is a number, in register SCGC5). */
1499#define FSL_FEATURE_SIM_OPT_LPUART_COUNT (0)
1500/* @brief Number of UART modules (number of register bits UARTn, where n is a number, in register SCGC4). */
1501#define FSL_FEATURE_SIM_OPT_UART_COUNT (4)
1502/* @brief Has UART0 open drain enable (register bit SOPT5[UART0ODE]). */
1503#define FSL_FEATURE_SIM_OPT_HAS_UART0_ODE (0)
1504/* @brief Has UART1 open drain enable (register bit SOPT5[UART1ODE]). */
1505#define FSL_FEATURE_SIM_OPT_HAS_UART1_ODE (0)
1506/* @brief Has UART2 open drain enable (register bit SOPT5[UART2ODE]). */
1507#define FSL_FEATURE_SIM_OPT_HAS_UART2_ODE (0)
1508/* @brief Has LPUART0 open drain enable (register bit SOPT5[LPUART0ODE]). */
1509#define FSL_FEATURE_SIM_OPT_HAS_LPUART0_ODE (0)
1510/* @brief Has LPUART1 open drain enable (register bit SOPT5[LPUART1ODE]). */
1511#define FSL_FEATURE_SIM_OPT_HAS_LPUART1_ODE (0)
1512/* @brief Has CMT/UART pad drive strength control (register bit SOPT2[CMTUARTPAD]). */
1513#define FSL_FEATURE_SIM_OPT_HAS_CMTUARTPAD (0)
1514/* @brief Has LPUART0 transmit data source selection (register bit SOPT5[LPUART0TXSRC]). */
1515#define FSL_FEATURE_SIM_OPT_HAS_LPUART0_TX_SRC (0)
1516/* @brief Has LPUART0 receive data source selection (register bit SOPT5[LPUART0RXSRC]). */
1517#define FSL_FEATURE_SIM_OPT_HAS_LPUART0_RX_SRC (0)
1518/* @brief Has LPUART1 transmit data source selection (register bit SOPT5[LPUART1TXSRC]). */
1519#define FSL_FEATURE_SIM_OPT_HAS_LPUART1_TX_SRC (0)
1520/* @brief Has LPUART1 receive data source selection (register bit SOPT5[LPUART1RXSRC]). */
1521#define FSL_FEATURE_SIM_OPT_HAS_LPUART1_RX_SRC (0)
1522/* @brief Has UART0 transmit data source selection (register bit SOPT5[UART0TXSRC]). */
1523#define FSL_FEATURE_SIM_OPT_HAS_UART0_TX_SRC (1)
1524/* @brief UART0 transmit data source selection width (width of register bit SOPT5[UART0TXSRC]). */
1525#define FSL_FEATURE_SIM_OPT_UART0_TX_SRC_WIDTH (2)
1526/* @brief Has UART0 receive data source selection (register bit SOPT5[UART0RXSRC]). */
1527#define FSL_FEATURE_SIM_OPT_HAS_UART0_RX_SRC (1)
1528/* @brief UART0 receive data source selection width (width of register bit SOPT5[UART0RXSRC]). */
1529#define FSL_FEATURE_SIM_OPT_UART0_RX_SRC_WIDTH (2)
1530/* @brief Has UART1 transmit data source selection (register bit SOPT5[UART1TXSRC]). */
1531#define FSL_FEATURE_SIM_OPT_HAS_UART1_TX_SRC (1)
1532/* @brief Has UART1 receive data source selection (register bit SOPT5[UART1RXSRC]). */
1533#define FSL_FEATURE_SIM_OPT_HAS_UART1_RX_SRC (1)
1534/* @brief UART1 receive data source selection width (width of register bit SOPT5[UART1RXSRC]). */
1535#define FSL_FEATURE_SIM_OPT_UART1_RX_SRC_WIDTH (2)
1536/* @brief Has FTM module(s) configuration. */
1537#define FSL_FEATURE_SIM_OPT_HAS_FTM (1)
1538/* @brief Number of FTM modules. */
1539#define FSL_FEATURE_SIM_OPT_FTM_COUNT (4)
1540/* @brief Number of FTM triggers with selectable source. */
1541#define FSL_FEATURE_SIM_OPT_FTM_TRIGGER_COUNT (2)
1542/* @brief Has FTM0 triggers source selection (register bits SOPT4[FTM0TRGnSRC], where n is a number). */
1543#define FSL_FEATURE_SIM_OPT_HAS_FTM0_TRIGGER (1)
1544/* @brief Has FTM3 triggers source selection (register bits SOPT4[FTM3TRGnSRC], where n is a number). */
1545#define FSL_FEATURE_SIM_OPT_HAS_FTM3_TRIGGER (1)
1546/* @brief Has FTM1 channel 0 input capture source selection (register bit SOPT4[FTM1CH0SRC]). */
1547#define FSL_FEATURE_SIM_OPT_HAS_FTM1_CHANNELS (1)
1548/* @brief Has FTM2 channel 0 input capture source selection (register bit SOPT4[FTM2CH0SRC]). */
1549#define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNELS (1)
1550/* @brief Has FTM3 channel 0 input capture source selection (register bit SOPT4[FTM3CH0SRC]). */
1551#define FSL_FEATURE_SIM_OPT_HAS_FTM3_CHANNELS (0)
1552/* @brief Has FTM2 channel 1 input capture source selection (register bit SOPT4[FTM2CH1SRC]). */
1553#define FSL_FEATURE_SIM_OPT_HAS_FTM2_CHANNEL1 (0)
1554/* @brief Number of configurable FTM0 fault detection input (number of register bits SOPT4[FTM0FLTn], where n is a number starting from zero). */
1555#define FSL_FEATURE_SIM_OPT_FTM0_FAULT_COUNT (3)
1556/* @brief Number of configurable FTM1 fault detection input (number of register bits SOPT4[FTM1FLTn], where n is a number starting from zero). */
1557#define FSL_FEATURE_SIM_OPT_FTM1_FAULT_COUNT (1)
1558/* @brief Number of configurable FTM2 fault detection input (number of register bits SOPT4[FTM2FLTn], where n is a number starting from zero). */
1559#define FSL_FEATURE_SIM_OPT_FTM2_FAULT_COUNT (1)
1560/* @brief Number of configurable FTM3 fault detection input (number of register bits SOPT4[FTM3FLTn], where n is a number starting from zero). */
1561#define FSL_FEATURE_SIM_OPT_FTM3_FAULT_COUNT (1)
1562/* @brief Has FTM hardware trigger 0 software synchronization (register bit SOPT8[FTMnSYNCBIT], where n is a module instance index). */
1563#define FSL_FEATURE_SIM_OPT_HAS_FTM_TRIGGER_SYNC (0)
1564/* @brief Has FTM channels output source selection (register bit SOPT8[FTMxOCHnSRC], where x is a module instance index and n is a channel index). */
1565#define FSL_FEATURE_SIM_OPT_HAS_FTM_CHANNELS_OUTPUT_SRC (0)
1566/* @brief Has TPM module(s) configuration. */
1567#define FSL_FEATURE_SIM_OPT_HAS_TPM (0)
1568/* @brief The highest TPM module index. */
1569#define FSL_FEATURE_SIM_OPT_MAX_TPM_INDEX (0)
1570/* @brief Has TPM module with index 0. */
1571#define FSL_FEATURE_SIM_OPT_HAS_TPM0 (0)
1572/* @brief Has TPM0 clock selection (register bit field SOPT4[TPM0CLKSEL]). */
1573#define FSL_FEATURE_SIM_OPT_HAS_TPM0_CLK_SEL (0)
1574/* @brief Is TPM channels configuration in the SOPT4 (not SOPT9) register (register bits TPMnCH0SRC, TPMnCLKSEL, where n is a module instance index). */
1575#define FSL_FEATURE_SIM_OPT_HAS_TPM_CHANNELS_CONFIG_IN_SOPT4_REG (0)
1576/* @brief Has TPM1 channel 0 input capture source selection (register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */
1577#define FSL_FEATURE_SIM_OPT_HAS_TPM1_CH0_SRC_SELECTION (0)
1578/* @brief Has TPM1 clock selection (register bit field SOPT4[TPM1CLKSEL]). */
1579#define FSL_FEATURE_SIM_OPT_HAS_TPM1_CLK_SEL (0)
1580/* @brief TPM1 channel 0 input capture source selection width (width of register bit field SOPT4[TPM1CH0SRC] or SOPT9[TPM1CH0SRC]). */
1581#define FSL_FEATURE_SIM_OPT_TPM1_CH0_SRC_SELECTION_WIDTH (0)
1582/* @brief Has TPM2 channel 0 input capture source selection (register bit field SOPT4[TPM2CH0SRC]). */
1583#define FSL_FEATURE_SIM_OPT_HAS_TPM2_CH0_SRC_SELECTION (0)
1584/* @brief Has TPM2 clock selection (register bit field SOPT4[TPM2CLKSEL]). */
1585#define FSL_FEATURE_SIM_OPT_HAS_TPM2_CLK_SEL (0)
1586/* @brief Has PLL/FLL clock selection (register bit field SOPT2[PLLFLLSEL]). */
1587#define FSL_FEATURE_SIM_OPT_HAS_PLL_FLL_SELECTION (1)
1588/* @brief PLL/FLL clock selection width (width of register bit field SOPT2[PLLFLLSEL]). */
1589#define FSL_FEATURE_SIM_OPT_PLL_FLL_SELECTION_WIDTH (1)
1590/* @brief Has NFC clock source selection (register bit SOPT2[NFCSRC]). */
1591#define FSL_FEATURE_SIM_OPT_HAS_NFCSRC (0)
1592/* @brief Has eSDHC clock source selection (register bit SOPT2[ESDHCSRC]). */
1593#define FSL_FEATURE_SIM_OPT_HAS_ESDHCSRC (0)
1594/* @brief Has SDHC clock source selection (register bit SOPT2[SDHCSRC]). */
1595#define FSL_FEATURE_SIM_OPT_HAS_SDHCSRC (1)
1596/* @brief Has LCDC clock source selection (register bits SOPT2[LCDCSRC], SOPT2[LCDC_CLKSEL]). */
1597#define FSL_FEATURE_SIM_OPT_HAS_LCDCSRC (0)
1598/* @brief Has ENET timestamp clock source selection (register bit SOPT2[TIMESRC]). */
1599#define FSL_FEATURE_SIM_OPT_HAS_TIMESRC (1)
1600/* @brief Has ENET RMII clock source selection (register bit SOPT2[RMIISRC]). */
1601#define FSL_FEATURE_SIM_OPT_HAS_RMIISRC (1)
1602/* @brief Has USB clock source selection (register bit SOPT2[USBSRC]). */
1603#define FSL_FEATURE_SIM_OPT_HAS_USBSRC (1)
1604/* @brief Has USB FS clock source selection (register bit SOPT2[USBFSRC]). */
1605#define FSL_FEATURE_SIM_OPT_HAS_USBFSRC (0)
1606/* @brief Has USB HS clock source selection (register bit SOPT2[USBHSRC]). */
1607#define FSL_FEATURE_SIM_OPT_HAS_USBHSRC (0)
1608/* @brief Has LPUART clock source selection (register bit SOPT2[LPUARTSRC]). */
1609#define FSL_FEATURE_SIM_OPT_HAS_LPUARTSRC (0)
1610/* @brief Has LPUART0 clock source selection (register bit SOPT2[LPUART0SRC]). */
1611#define FSL_FEATURE_SIM_OPT_HAS_LPUART0SRC (0)
1612/* @brief Has LPUART1 clock source selection (register bit SOPT2[LPUART1SRC]). */
1613#define FSL_FEATURE_SIM_OPT_HAS_LPUART1SRC (0)
1614/* @brief Has FLEXIOSRC clock source selection (register bit SOPT2[FLEXIOSRC]). */
1615#define FSL_FEATURE_SIM_OPT_HAS_FLEXIOSRC (0)
1616/* @brief Has UART0 clock source selection (register bit SOPT2[UART0SRC]). */
1617#define FSL_FEATURE_SIM_OPT_HAS_UART0SRC (0)
1618/* @brief Has TPM clock source selection (register bit SOPT2[TPMSRC]). */
1619#define FSL_FEATURE_SIM_OPT_HAS_TPMSRC (0)
1620/* @brief Has debug trace clock selection (register bit SOPT2[TRACECLKSEL]). */
1621#define FSL_FEATURE_SIM_OPT_HAS_TRACE_CLKSEL (1)
1622/* @brief Number of ADC modules (register bits SOPT7[ADCnTRGSEL], SOPT7[ADCnPRETRGSEL], SOPT7[ADCnALTTRGSEL], where n is a module instance index). */
1623#define FSL_FEATURE_SIM_OPT_ADC_COUNT (2)
1624/* @brief ADC0 alternate trigger enable width (width of bit field ADC0ALTTRGEN of register SOPT7). */
1625#define FSL_FEATURE_SIM_OPT_ADC0ALTTRGEN_WIDTH (1)
1626/* @brief ADC1 alternate trigger enable width (width of bit field ADC1ALTTRGEN of register SOPT7). */
1627#define FSL_FEATURE_SIM_OPT_ADC1ALTTRGEN_WIDTH (1)
1628/* @brief ADC2 alternate trigger enable width (width of bit field ADC2ALTTRGEN of register SOPT7). */
1629#define FSL_FEATURE_SIM_OPT_ADC2ALTTRGEN_WIDTH (0)
1630/* @brief ADC3 alternate trigger enable width (width of bit field ADC3ALTTRGEN of register SOPT7). */
1631#define FSL_FEATURE_SIM_OPT_ADC3ALTTRGEN_WIDTH (0)
1632/* @brief HSADC0 converter A alternate trigger enable width (width of bit field HSADC0AALTTRGEN of register SOPT7). */
1633#define FSL_FEATURE_SIM_OPT_HSADC0AALTTRGEN_WIDTH (0)
1634/* @brief HSADC1 converter A alternate trigger enable width (width of bit field HSADC1AALTTRGEN of register SOPT7). */
1635#define FSL_FEATURE_SIM_OPT_HSADC1AALTTRGEN_WIDTH (0)
1636/* @brief ADC converter A alternate trigger enable width (width of bit field ADCAALTTRGEN of register SOPT7). */
1637#define FSL_FEATURE_SIM_OPT_ADCAALTTRGEN_WIDTH (0)
1638/* @brief HSADC0 converter B alternate trigger enable width (width of bit field HSADC0BALTTRGEN of register SOPT7). */
1639#define FSL_FEATURE_SIM_OPT_HSADC0BALTTRGEN_WIDTH (0)
1640/* @brief HSADC1 converter B alternate trigger enable width (width of bit field HSADC1BALTTRGEN of register SOPT7). */
1641#define FSL_FEATURE_SIM_OPT_HSADC1BALTTRGEN_WIDTH (0)
1642/* @brief ADC converter B alternate trigger enable width (width of bit field ADCBALTTRGEN of register SOPT7). */
1643#define FSL_FEATURE_SIM_OPT_ADCBALTTRGEN_WIDTH (0)
1644/* @brief Has clock 2 output divider (register bit field CLKDIV1[OUTDIV2]). */
1645#define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV2 (1)
1646/* @brief Has clock 3 output divider (register bit field CLKDIV1[OUTDIV3]). */
1647#define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV3 (1)
1648/* @brief Has clock 4 output divider (register bit field CLKDIV1[OUTDIV4]). */
1649#define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV4 (1)
1650/* @brief Clock 4 output divider width (width of register bit field CLKDIV1[OUTDIV4]). */
1651#define FSL_FEATURE_SIM_DIVIDER_OUTDIV4_WIDTH (4)
1652/* @brief Has clock 5 output divider (register bit field CLKDIV1[OUTDIV5]). */
1653#define FSL_FEATURE_SIM_DIVIDER_HAS_OUTDIV5 (0)
1654/* @brief Has USB clock divider (register bit field CLKDIV2[USBDIV] and CLKDIV2[USBFRAC]). */
1655#define FSL_FEATURE_SIM_DIVIDER_HAS_USBDIV (1)
1656/* @brief Has USB FS clock divider (register bit field CLKDIV2[USBFSDIV] and CLKDIV2[USBFSFRAC]). */
1657#define FSL_FEATURE_SIM_DIVIDER_HAS_USBFSDIV (0)
1658/* @brief Has USB HS clock divider (register bit field CLKDIV2[USBHSDIV] and CLKDIV2[USBHSFRAC]). */
1659#define FSL_FEATURE_SIM_DIVIDER_HAS_USBHSDIV (0)
1660/* @brief Has PLL/FLL clock divider (register bit field CLKDIV3[PLLFLLDIV] and CLKDIV3[PLLFLLFRAC]). */
1661#define FSL_FEATURE_SIM_DIVIDER_HAS_PLLFLLDIV (0)
1662/* @brief Has LCDC clock divider (register bit field CLKDIV3[LCDCDIV] and CLKDIV3[LCDCFRAC]). */
1663#define FSL_FEATURE_SIM_DIVIDER_HAS_LCDCDIV (0)
1664/* @brief Has trace clock divider (register bit field CLKDIV4[TRACEDIV] and CLKDIV4[TRACEFRAC]). */
1665#define FSL_FEATURE_SIM_DIVIDER_HAS_TRACEDIV (0)
1666/* @brief Has NFC clock divider (register bit field CLKDIV4[NFCDIV] and CLKDIV4[NFCFRAC]). */
1667#define FSL_FEATURE_SIM_DIVIDER_HAS_NFCDIV (0)
1668/* @brief Has Kinetis family ID (register bit field SDID[FAMILYID]). */
1669#define FSL_FEATURE_SIM_SDID_HAS_FAMILYID (1)
1670/* @brief Has Kinetis family ID (register bit field SDID[FAMID]). */
1671#define FSL_FEATURE_SIM_SDID_HAS_FAMID (1)
1672/* @brief Has Kinetis sub-family ID (register bit field SDID[SUBFAMID]). */
1673#define FSL_FEATURE_SIM_SDID_HAS_SUBFAMID (1)
1674/* @brief Has Kinetis series ID (register bit field SDID[SERIESID]). */
1675#define FSL_FEATURE_SIM_SDID_HAS_SERIESID (1)
1676/* @brief Has device die ID (register bit field SDID[DIEID]). */
1677#define FSL_FEATURE_SIM_SDID_HAS_DIEID (1)
1678/* @brief Has system SRAM size specifier (register bit field SDID[SRAMSIZE]). */
1679#define FSL_FEATURE_SIM_SDID_HAS_SRAMSIZE (0)
1680/* @brief Has flash mode (register bit FCFG1[FLASHDOZE]). */
1681#define FSL_FEATURE_SIM_FCFG_HAS_FLASHDOZE (1)
1682/* @brief Has flash disable (register bit FCFG1[FLASHDIS]). */
1683#define FSL_FEATURE_SIM_FCFG_HAS_FLASHDIS (1)
1684/* @brief Has FTFE disable (register bit FCFG1[FTFDIS]). */
1685#define FSL_FEATURE_SIM_FCFG_HAS_FTFDIS (0)
1686/* @brief Has FlexNVM size specifier (register bit field FCFG1[NVMSIZE]). */
1687#define FSL_FEATURE_SIM_FCFG_HAS_NVMSIZE (1)
1688/* @brief Has EEPROM size specifier (register bit field FCFG1[EESIZE]). */
1689#define FSL_FEATURE_SIM_FCFG_HAS_EESIZE (1)
1690/* @brief Has FlexNVM partition (register bit field FCFG1[DEPART]). */
1691#define FSL_FEATURE_SIM_FCFG_HAS_DEPART (1)
1692/* @brief Maximum flash address block 0 address specifier (register bit field FCFG2[MAXADDR0]). */
1693#define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR0 (1)
1694/* @brief Maximum flash address block 1 address specifier (register bit field FCFG2[MAXADDR1]). */
1695#define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR1 (1)
1696/* @brief Maximum flash address block 0 or 1 address specifier (register bit field FCFG2[MAXADDR01]). */
1697#define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR01 (0)
1698/* @brief Maximum flash address block 2 or 3 address specifier (register bit field FCFG2[MAXADDR23]). */
1699#define FSL_FEATURE_SIM_FCFG_HAS_MAXADDR23 (0)
1700/* @brief Has program flash availability specifier (register bit FCFG2[PFLSH]). */
1701#define FSL_FEATURE_SIM_FCFG_HAS_PFLSH (1)
1702/* @brief Has program flash swapping (register bit FCFG2[SWAPPFLSH]). */
1703#define FSL_FEATURE_SIM_FCFG_HAS_PFLSH_SWAP (0)
1704/* @brief Has miscellanious control register (register MCR). */
1705#define FSL_FEATURE_SIM_HAS_MISC_CONTROLS (0)
1706/* @brief Has COP watchdog (registers COPC and SRVCOP). */
1707#define FSL_FEATURE_SIM_HAS_COP_WATCHDOG (0)
1708/* @brief Has COP watchdog stop (register bits COPC[COPSTPEN], COPC[COPDBGEN] and COPC[COPCLKSEL]). */
1709#define FSL_FEATURE_SIM_HAS_COP_STOP (0)
1710/* @brief Has LLWU clock gate bit (e.g SIM_SCGC4). */
1711#define FSL_FEATURE_SIM_HAS_SCGC_LLWU (0)
1712
1713/* SMC module features */
1714
1715/* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */
1716#define FSL_FEATURE_SMC_HAS_PSTOPO (0)
1717/* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */
1718#define FSL_FEATURE_SMC_HAS_LPOPO (0)
1719/* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */
1720#define FSL_FEATURE_SMC_HAS_PORPO (1)
1721/* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */
1722#define FSL_FEATURE_SMC_HAS_LPWUI (1)
1723/* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */
1724#define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (0)
1725/* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */
1726#define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (1)
1727/* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */
1728#define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (0)
1729/* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */
1730#define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (0)
1731/* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */
1732#define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (0)
1733/* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */
1734#define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (1)
1735/* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */
1736#define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (1)
1737/* @brief Has stop submode. */
1738#define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (1)
1739/* @brief Has stop submode 0(VLLS0). */
1740#define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (1)
1741/* @brief Has stop submode 1(VLLS1). */
1742#define FSL_FEATURE_SMC_HAS_STOP_SUBMODE1 (1)
1743/* @brief Has stop submode 2(VLLS2). */
1744#define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (1)
1745/* @brief Has SMC_PARAM. */
1746#define FSL_FEATURE_SMC_HAS_PARAM (0)
1747/* @brief Has SMC_VERID. */
1748#define FSL_FEATURE_SMC_HAS_VERID (0)
1749/* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */
1750#define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1)
1751/* @brief Has tamper reset (register bit SRS[TAMPER]). */
1752#define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0)
1753/* @brief Has security violation reset (register bit SRS[SECVIO]). */
1754#define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0)
1755/* @brief Width of SMC registers. */
1756#define FSL_FEATURE_SMC_REG_WIDTH (8)
1757
1758/* DSPI module features */
1759
1760/* @brief Receive/transmit FIFO size in number of items. */
1761#define FSL_FEATURE_DSPI_FIFO_SIZEn(x) \
1762 (((x) == SPI0) ? (4) : \
1763 (((x) == SPI1) ? (1) : \
1764 (((x) == SPI2) ? (1) : (-1))))
1765/* @brief Maximum transfer data width in bits. */
1766#define FSL_FEATURE_DSPI_MAX_DATA_WIDTH (16)
1767/* @brief Maximum number of chip select pins. (Reflects the width of register bit field PUSHR[PCS].) */
1768#define FSL_FEATURE_DSPI_MAX_CHIP_SELECT_COUNT (6)
1769/* @brief Number of chip select pins. */
1770#define FSL_FEATURE_DSPI_CHIP_SELECT_COUNT (6)
1771/* @brief Number of CTAR registers. */
1772#define FSL_FEATURE_DSPI_CTAR_COUNT (2)
1773/* @brief Has chip select strobe capability on the PCS5 pin. */
1774#define FSL_FEATURE_DSPI_HAS_CHIP_SELECT_STROBE (1)
1775/* @brief Has separated TXDATA and CMD FIFOs (register SREX). */
1776#define FSL_FEATURE_DSPI_HAS_SEPARATE_TXDATA_CMD_FIFO (0)
1777/* @brief Has 16-bit data transfer support. */
1778#define FSL_FEATURE_DSPI_16BIT_TRANSFERS (1)
1779/* @brief Has separate DMA RX and TX requests. */
1780#define FSL_FEATURE_DSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) \
1781 (((x) == SPI0) ? (1) : \
1782 (((x) == SPI1) ? (0) : \
1783 (((x) == SPI2) ? (0) : (-1))))
1784
1785/* SYSMPU module features */
1786
1787/* @brief Specifies number of descriptors available. */
1788#define FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT (12)
1789/* @brief Has process identifier support. */
1790#define FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER (1)
1791/* @brief Total number of MPU slave. */
1792#define FSL_FEATURE_SYSMPU_SLAVE_COUNT (5)
1793/* @brief Total number of MPU master. */
1794#define FSL_FEATURE_SYSMPU_MASTER_COUNT (6)
1795
1796/* SysTick module features */
1797
1798/* @brief Systick has external reference clock. */
1799#define FSL_FEATURE_SYSTICK_HAS_EXT_REF (0)
1800/* @brief Systick external reference clock is core clock divided by this value. */
1801#define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (0)
1802
1803/* UART module features */
1804
1805#if defined(CPU_MK64FN1M0CAJ12) || defined(CPU_MK64FN1M0VDC12) || defined(CPU_MK64FN1M0VLQ12) || defined(CPU_MK64FN1M0VMD12) || \
1806 defined(CPU_MK64FX512VDC12) || defined(CPU_MK64FX512VLQ12) || defined(CPU_MK64FX512VMD12)
1807 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */
1808 #define FSL_FEATURE_UART_HAS_IRQ_EXTENDED_FUNCTIONS (1)
1809 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */
1810 #define FSL_FEATURE_UART_HAS_LOW_POWER_UART_SUPPORT (0)
1811 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */
1812 #define FSL_FEATURE_UART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
1813 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1814 #define FSL_FEATURE_UART_HAS_FIFO (1)
1815 /* @brief Hardware flow control (RTS, CTS) is supported. */
1816 #define FSL_FEATURE_UART_HAS_MODEM_SUPPORT (1)
1817 /* @brief Infrared (modulation) is supported. */
1818 #define FSL_FEATURE_UART_HAS_IR_SUPPORT (1)
1819 /* @brief 2 bits long stop bit is available. */
1820 #define FSL_FEATURE_UART_HAS_STOP_BIT_CONFIG_SUPPORT (1)
1821 /* @brief If 10-bit mode is supported. */
1822 #define FSL_FEATURE_UART_HAS_10BIT_DATA_SUPPORT (1)
1823 /* @brief Baud rate fine adjustment is available. */
1824 #define FSL_FEATURE_UART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (1)
1825 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */
1826 #define FSL_FEATURE_UART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (0)
1827 /* @brief Baud rate oversampling is available. */
1828 #define FSL_FEATURE_UART_HAS_RX_RESYNC_SUPPORT (0)
1829 /* @brief Baud rate oversampling is available. */
1830 #define FSL_FEATURE_UART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (0)
1831 /* @brief Peripheral type. */
1832 #define FSL_FEATURE_UART_IS_SCI (0)
1833 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1834 #define FSL_FEATURE_UART_FIFO_SIZEn(x) \
1835 (((x) == UART0) ? (8) : \
1836 (((x) == UART1) ? (8) : \
1837 (((x) == UART2) ? (1) : \
1838 (((x) == UART3) ? (1) : \
1839 (((x) == UART4) ? (1) : \
1840 (((x) == UART5) ? (1) : (-1)))))))
1841 /* @brief Supports two match addresses to filter incoming frames. */
1842 #define FSL_FEATURE_UART_HAS_ADDRESS_MATCHING (1)
1843 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */
1844 #define FSL_FEATURE_UART_HAS_DMA_ENABLE (0)
1845 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */
1846 #define FSL_FEATURE_UART_HAS_DMA_SELECT (1)
1847 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */
1848 #define FSL_FEATURE_UART_HAS_BIT_ORDER_SELECT (1)
1849 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */
1850 #define FSL_FEATURE_UART_HAS_SMART_CARD_SUPPORT (1)
1851 /* @brief Has improved smart card (ISO7816 protocol) support. */
1852 #define FSL_FEATURE_UART_HAS_IMPROVED_SMART_CARD_SUPPORT (0)
1853 /* @brief Has local operation network (CEA709.1-B protocol) support. */
1854 #define FSL_FEATURE_UART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
1855 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */
1856 #define FSL_FEATURE_UART_HAS_32BIT_REGISTERS (0)
1857 /* @brief Lin break detect available (has bit BDH[LBKDIE]). */
1858 #define FSL_FEATURE_UART_HAS_LIN_BREAK_DETECT (1)
1859 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */
1860 #define FSL_FEATURE_UART_HAS_WAIT_MODE_OPERATION (1)
1861 /* @brief Has separate DMA RX and TX requests. */
1862 #define FSL_FEATURE_UART_HAS_SEPARATE_DMA_RX_TX_REQn(x) \
1863 (((x) == UART0) ? (1) : \
1864 (((x) == UART1) ? (1) : \
1865 (((x) == UART2) ? (1) : \
1866 (((x) == UART3) ? (1) : \
1867 (((x) == UART4) ? (0) : \
1868 (((x) == UART5) ? (0) : (-1)))))))
1869#elif defined(CPU_MK64FN1M0VLL12) || defined(CPU_MK64FX512VLL12)
1870 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */
1871 #define FSL_FEATURE_UART_HAS_IRQ_EXTENDED_FUNCTIONS (1)
1872 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */
1873 #define FSL_FEATURE_UART_HAS_LOW_POWER_UART_SUPPORT (0)
1874 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */
1875 #define FSL_FEATURE_UART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1)
1876 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1877 #define FSL_FEATURE_UART_HAS_FIFO (1)
1878 /* @brief Hardware flow control (RTS, CTS) is supported. */
1879 #define FSL_FEATURE_UART_HAS_MODEM_SUPPORT (1)
1880 /* @brief Infrared (modulation) is supported. */
1881 #define FSL_FEATURE_UART_HAS_IR_SUPPORT (1)
1882 /* @brief 2 bits long stop bit is available. */
1883 #define FSL_FEATURE_UART_HAS_STOP_BIT_CONFIG_SUPPORT (1)
1884 /* @brief If 10-bit mode is supported. */
1885 #define FSL_FEATURE_UART_HAS_10BIT_DATA_SUPPORT (1)
1886 /* @brief Baud rate fine adjustment is available. */
1887 #define FSL_FEATURE_UART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (1)
1888 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */
1889 #define FSL_FEATURE_UART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (0)
1890 /* @brief Baud rate oversampling is available. */
1891 #define FSL_FEATURE_UART_HAS_RX_RESYNC_SUPPORT (0)
1892 /* @brief Baud rate oversampling is available. */
1893 #define FSL_FEATURE_UART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (0)
1894 /* @brief Peripheral type. */
1895 #define FSL_FEATURE_UART_IS_SCI (0)
1896 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */
1897 #define FSL_FEATURE_UART_FIFO_SIZEn(x) \
1898 (((x) == UART0) ? (8) : \
1899 (((x) == UART1) ? (8) : \
1900 (((x) == UART2) ? (1) : \
1901 (((x) == UART3) ? (1) : \
1902 (((x) == UART4) ? (1) : (-1))))))
1903 /* @brief Supports two match addresses to filter incoming frames. */
1904 #define FSL_FEATURE_UART_HAS_ADDRESS_MATCHING (1)
1905 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */
1906 #define FSL_FEATURE_UART_HAS_DMA_ENABLE (0)
1907 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */
1908 #define FSL_FEATURE_UART_HAS_DMA_SELECT (1)
1909 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */
1910 #define FSL_FEATURE_UART_HAS_BIT_ORDER_SELECT (1)
1911 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */
1912 #define FSL_FEATURE_UART_HAS_SMART_CARD_SUPPORT (1)
1913 /* @brief Has improved smart card (ISO7816 protocol) support. */
1914 #define FSL_FEATURE_UART_HAS_IMPROVED_SMART_CARD_SUPPORT (0)
1915 /* @brief Has local operation network (CEA709.1-B protocol) support. */
1916 #define FSL_FEATURE_UART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0)
1917 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */
1918 #define FSL_FEATURE_UART_HAS_32BIT_REGISTERS (0)
1919 /* @brief Lin break detect available (has bit BDH[LBKDIE]). */
1920 #define FSL_FEATURE_UART_HAS_LIN_BREAK_DETECT (1)
1921 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */
1922 #define FSL_FEATURE_UART_HAS_WAIT_MODE_OPERATION (1)
1923 /* @brief Has separate DMA RX and TX requests. */
1924 #define FSL_FEATURE_UART_HAS_SEPARATE_DMA_RX_TX_REQn(x) \
1925 (((x) == UART0) ? (1) : \
1926 (((x) == UART1) ? (1) : \
1927 (((x) == UART2) ? (1) : \
1928 (((x) == UART3) ? (1) : \
1929 (((x) == UART4) ? (0) : (-1))))))
1930#endif /* defined(CPU_MK64FN1M0CAJ12) || defined(CPU_MK64FN1M0VDC12) || defined(CPU_MK64FN1M0VLQ12) || defined(CPU_MK64FN1M0VMD12) || \
1931 defined(CPU_MK64FX512VDC12) || defined(CPU_MK64FX512VLQ12) || defined(CPU_MK64FX512VMD12) */
1932
1933/* USB module features */
1934
1935/* @brief KHCI module instance count */
1936#define FSL_FEATURE_USB_KHCI_COUNT (1)
1937/* @brief HOST mode enabled */
1938#define FSL_FEATURE_USB_KHCI_HOST_ENABLED (1)
1939/* @brief OTG mode enabled */
1940#define FSL_FEATURE_USB_KHCI_OTG_ENABLED (1)
1941/* @brief Size of the USB dedicated RAM */
1942#define FSL_FEATURE_USB_KHCI_USB_RAM (0)
1943/* @brief Has KEEP_ALIVE_CTRL register */
1944#define FSL_FEATURE_USB_KHCI_KEEP_ALIVE_ENABLED (0)
1945/* @brief Has the Dynamic SOF threshold compare support */
1946#define FSL_FEATURE_USB_KHCI_DYNAMIC_SOF_THRESHOLD_COMPARE_ENABLED (0)
1947/* @brief Has the VBUS detect support */
1948#define FSL_FEATURE_USB_KHCI_VBUS_DETECT_ENABLED (0)
1949/* @brief Has the IRC48M module clock support */
1950#define FSL_FEATURE_USB_KHCI_IRC48M_MODULE_CLOCK_ENABLED (1)
1951/* @brief Number of endpoints supported */
1952#define FSL_FEATURE_USB_ENDPT_COUNT (16)
1953/* @brief Has STALL_IL/OL_DIS registers */
1954#define FSL_FEATURE_USB_KHCI_HAS_STALL_LOW (0)
1955/* @brief Has STALL_IH/OH_DIS registers */
1956#define FSL_FEATURE_USB_KHCI_HAS_STALL_HIGH (0)
1957
1958/* VREF module features */
1959
1960/* @brief Has chop oscillator (bit TRM[CHOPEN]) */
1961#define FSL_FEATURE_VREF_HAS_CHOP_OSC (1)
1962/* @brief Has second order curvature compensation (bit SC[ICOMPEN]) */
1963#define FSL_FEATURE_VREF_HAS_COMPENSATION (1)
1964/* @brief If high/low buffer mode supported */
1965#define FSL_FEATURE_VREF_MODE_LV_TYPE (1)
1966/* @brief Module has also low reference (registers VREFL/VREFH) */
1967#define FSL_FEATURE_VREF_HAS_LOW_REFERENCE (0)
1968/* @brief Has VREF_TRM4. */
1969#define FSL_FEATURE_VREF_HAS_TRM4 (0)
1970
1971/* WDOG module features */
1972
1973/* @brief Watchdog is available. */
1974#define FSL_FEATURE_WDOG_HAS_WATCHDOG (1)
1975/* @brief Has Wait mode support. */
1976#define FSL_FEATURE_WDOG_HAS_WAITEN (1)
1977
1978#endif /* _MK64F12_FEATURES_H_ */
1979