31#ifndef _DM9161_DRIVER_H
32#define _DM9161_DRIVER_H
38#ifndef DM9161_PHY_ADDR
39 #define DM9161_PHY_ADDR 0
40#elif (DM9161_PHY_ADDR < 0 || DM9161_PHY_ADDR > 31)
41 #error DM9161_PHY_ADDR parameter is not valid
45#define DM9161_BMCR 0x00
46#define DM9161_BMSR 0x01
47#define DM9161_PHYID1 0x02
48#define DM9161_PHYID2 0x03
49#define DM9161_ANAR 0x04
50#define DM9161_ANLPAR 0x05
51#define DM9161_ANER 0x06
52#define DM9161_DSCR 0x10
53#define DM9161_DSCSR 0x11
54#define DM9161_10BTCSR 0x12
55#define DM9161_MDINTR 0x15
56#define DM9161_RECR 0x16
57#define DM9161_DISCR 0x17
58#define DM9161_RLSR 0x18
61#define DM9161_BMCR_RESET 0x8000
62#define DM9161_BMCR_LOOPBACK 0x4000
63#define DM9161_BMCR_SPEED_SEL 0x2000
64#define DM9161_BMCR_AN_EN 0x1000
65#define DM9161_BMCR_POWER_DOWN 0x0800
66#define DM9161_BMCR_ISOLATE 0x0400
67#define DM9161_BMCR_RESTART_AN 0x0200
68#define DM9161_BMCR_DUPLEX_MODE 0x0100
69#define DM9161_BMCR_COL_TEST 0x0080
72#define DM9161_BMSR_100BT4 0x8000
73#define DM9161_BMSR_100BTX_FD 0x4000
74#define DM9161_BMSR_100BTX_HD 0x2000
75#define DM9161_BMSR_10BT_FD 0x1000
76#define DM9161_BMSR_10BT_HD 0x0800
77#define DM9161_BMSR_MF_PREAMBLE_SUPPR 0x0040
78#define DM9161_BMSR_AN_COMPLETE 0x0020
79#define DM9161_BMSR_REMOTE_FAULT 0x0010
80#define DM9161_BMSR_AN_CAPABLE 0x0008
81#define DM9161_BMSR_LINK_STATUS 0x0004
82#define DM9161_BMSR_JABBER_DETECT 0x0002
83#define DM9161_BMSR_EXTENDED_CAPABLE 0x0001
86#define DM9161_PHYID1_OUI_MSB 0xFFFF
87#define DM9161_PHYID1_OUI_MSB_DEFAULT 0x0181
90#define DM9161_PHYID2_OUI_LSB 0xFC00
91#define DM9161_PHYID2_OUI_LSB_DEFAULT 0xB800
92#define DM9161_PHYID2_VNDR_MDL 0x03F0
93#define DM9161_PHYID2_VNDR_MDL_DEFAULT 0x0080
94#define DM9161_PHYID2_MDL_REV 0x000F
97#define DM9161_ANAR_NEXT_PAGE 0x8000
98#define DM9161_ANAR_ACK 0x4000
99#define DM9161_ANAR_REMOTE_FAULT 0x2000
100#define DM9161_ANAR_FCS 0x0400
101#define DM9161_ANAR_100BT4 0x0200
102#define DM9161_ANAR_100BTX_FD 0x0100
103#define DM9161_ANAR_100BTX_HD 0x0080
104#define DM9161_ANAR_10BT_FD 0x0040
105#define DM9161_ANAR_10BT_HD 0x0020
106#define DM9161_ANAR_SELECTOR 0x001F
107#define DM9161_ANAR_SELECTOR_DEFAULT 0x0001
110#define DM9161_ANLPAR_NEXT_PAGE 0x8000
111#define DM9161_ANLPAR_ACK 0x4000
112#define DM9161_ANLPAR_REMOTE_FAULT 0x2000
113#define DM9161_ANLPAR_FCS 0x0400
114#define DM9161_ANLPAR_100BT4 0x0200
115#define DM9161_ANLPAR_100BTX_FD 0x0100
116#define DM9161_ANLPAR_100BTX_HD 0x0080
117#define DM9161_ANLPAR_10BT_FD 0x0040
118#define DM9161_ANLPAR_10BT_HD 0x0020
119#define DM9161_ANLPAR_SELECTOR 0x001F
120#define DM9161_ANLPAR_SELECTOR_DEFAULT 0x0001
123#define DM9161_ANER_PAR_DETECT_FAULT 0x0010
124#define DM9161_ANER_LP_NP_ABLE 0x0008
125#define DM9161_ANER_NP_ABLE 0x0004
126#define DM9161_ANER_PAGE_RX 0x0002
127#define DM9161_ANER_LP_AN_ABLE 0x0001
130#define DM9161_DSCR_BP_4B5B 0x8000
131#define DM9161_DSCR_BP_SCR 0x4000
132#define DM9161_DSCR_BP_ALIGN 0x2000
133#define DM9161_DSCR_BP_ADPOK 0x1000
134#define DM9161_DSCR_REPEATER 0x0800
135#define DM9161_DSCR_TX 0x0400
136#define DM9161_DSCR_FEF 0x0200
137#define DM9161_DSCR_RMII_EN 0x0100
138#define DM9161_DSCR_F_LINK_100 0x0080
139#define DM9161_DSCR_SPLED_CTL 0x0040
140#define DM9161_DSCR_COLLED_CTL 0x0020
141#define DM9161_DSCR_RPDCTR_EN 0x0010
142#define DM9161_DSCR_SMRST 0x0008
143#define DM9161_DSCR_MFPSC 0x0004
144#define DM9161_DSCR_SLEEP 0x0002
145#define DM9161_DSCR_RLOUT 0x0001
148#define DM9161_DSCSR_100FDX 0x8000
149#define DM9161_DSCSR_100HDX 0x4000
150#define DM9161_DSCSR_10FDX 0x2000
151#define DM9161_DSCSR_10HDX 0x1000
152#define DM9161_DSCSR_PHYADR 0x01F0
153#define DM9161_DSCSR_ANMB 0x000F
154#define DM9161_DSCSR_ANMB_IDLE 0x0000
155#define DM9161_DSCSR_ANMB_ABILITY_MATCH 0x0001
156#define DM9161_DSCSR_ANMB_ACK_MATCH 0x0002
157#define DM9161_DSCSR_ANMB_ACK_MATCH_FAIL 0x0003
158#define DM9161_DSCSR_ANMB_CONSIST_MATCH 0x0004
159#define DM9161_DSCSR_ANMB_CONSIST_MATCH_FAIL 0x0005
160#define DM9161_DSCSR_ANMB_LINK_READY 0x0006
161#define DM9161_DSCSR_ANMB_LINK_READY_FAIL 0x0007
162#define DM9161_DSCSR_ANMB_AN_COMPLETE 0x0008
165#define DM9161_10BTCSR_LP_EN 0x4000
166#define DM9161_10BTCSR_HBE 0x2000
167#define DM9161_10BTCSR_SQUELCH 0x1000
168#define DM9161_10BTCSR_JABEN 0x0800
169#define DM9161_10BTCSR_10BT_SER 0x0400
170#define DM9161_10BTCSR_POLR 0x0001
173#define DM9161_MDINTR_INTR_PEND 0x8000
174#define DM9161_MDINTR_FDX_MASK 0x0800
175#define DM9161_MDINTR_SPD_MASK 0x0400
176#define DM9161_MDINTR_LINK_MASK 0x0200
177#define DM9161_MDINTR_INTR_MASK 0x0100
178#define DM9161_MDINTR_FDX_CHANGE 0x0010
179#define DM9161_MDINTR_SPD_CHANGE 0x0008
180#define DM9161_MDINTR_LINK_CHANGE 0x0004
181#define DM9161_MDINTR_INTR_STATUS 0x0001
184#define DM9161_DISCR_DISCONNECT_COUNT 0x00FF
187#define DM9161_RLSR_LH_LEDST 0x2000
188#define DM9161_RLSR_LH_CSTS 0x1000
189#define DM9161_RLSR_LH_RMII 0x0800
190#define DM9161_RLSR_LH_SCRAM 0x0400
191#define DM9161_RLSR_LH_REPTR 0x0200
192#define DM9161_RLSR_LH_TSTMOD 0x0100
193#define DM9161_RLSR_LH_OP 0x00E0
194#define DM9161_RLSR_LH_PH 0x001F
205error_t dm9161Init(NetInterface *interface);
206void dm9161InitHook(NetInterface *interface);
208void dm9161Tick(NetInterface *interface);
210void dm9161EnableIrq(NetInterface *interface);
211void dm9161DisableIrq(NetInterface *interface);
213void dm9161EventHandler(NetInterface *interface);
215void dm9161WritePhyReg(NetInterface *interface, uint8_t address,
218uint16_t dm9161ReadPhyReg(NetInterface *interface, uint8_t address);
220void dm9161DumpPhyReg(NetInterface *interface);
error_t
Error codes.
Definition error.h:43
Network interface controller abstraction layer.
Ethernet PHY driver.
Definition nic.h:308