31#ifndef _STM32MP1XX_ETH_DRIVER_H
32#define _STM32MP1XX_ETH_DRIVER_H
38#ifndef STM32MP1XX_ETH_TX_BUFFER_COUNT
39 #define STM32MP1XX_ETH_TX_BUFFER_COUNT 3
40#elif (STM32MP1XX_ETH_TX_BUFFER_COUNT < 1)
41 #error STM32MP1XX_ETH_TX_BUFFER_COUNT parameter is not valid
45#ifndef STM32MP1XX_ETH_TX_BUFFER_SIZE
46 #define STM32MP1XX_ETH_TX_BUFFER_SIZE 1536
47#elif (STM32MP1XX_ETH_TX_BUFFER_SIZE != 1536)
48 #error STM32MP1XX_ETH_TX_BUFFER_SIZE parameter is not valid
52#ifndef STM32MP1XX_ETH_RX_BUFFER_COUNT
53 #define STM32MP1XX_ETH_RX_BUFFER_COUNT 6
54#elif (STM32MP1XX_ETH_RX_BUFFER_COUNT < 1)
55 #error STM32MP1XX_ETH_RX_BUFFER_COUNT parameter is not valid
59#ifndef STM32MP1XX_ETH_RX_BUFFER_SIZE
60 #define STM32MP1XX_ETH_RX_BUFFER_SIZE 1536
61#elif (STM32MP1XX_ETH_RX_BUFFER_SIZE != 1536)
62 #error STM32MP1XX_ETH_RX_BUFFER_SIZE parameter is not valid
66#ifndef STM32MP1XX_ETH_IRQ_PRIORITY_GROUPING
67 #define STM32MP1XX_ETH_IRQ_PRIORITY_GROUPING 3
68#elif (STM32MP1XX_ETH_IRQ_PRIORITY_GROUPING < 0)
69 #error STM32MP1XX_ETH_IRQ_PRIORITY_GROUPING parameter is not valid
73#ifndef STM32MP1XX_ETH_IRQ_GROUP_PRIORITY
74 #define STM32MP1XX_ETH_IRQ_GROUP_PRIORITY 12
75#elif (STM32MP1XX_ETH_IRQ_GROUP_PRIORITY < 0)
76 #error STM32MP1XX_ETH_IRQ_GROUP_PRIORITY parameter is not valid
80#ifndef STM32MP1XX_ETH_IRQ_SUB_PRIORITY
81 #define STM32MP1XX_ETH_IRQ_SUB_PRIORITY 0
82#elif (STM32MP1XX_ETH_IRQ_SUB_PRIORITY < 0)
83 #error STM32MP1XX_ETH_IRQ_SUB_PRIORITY parameter is not valid
87#ifndef ETH_MMC_INTERRUPT_MASK_TXLPITRCIM_Msk
88 #define ETH_MMC_INTERRUPT_MASK_TXLPITRCIM_Msk ETH_MMCTXIMR_TXLPITRCIM_Msk
92#define ETH_MACRXQC0R_RXQ0EN_Val(n) (((n) << ETH_MACRXQC0R_RXQ0EN_Pos) & ETH_MACRXQC0R_RXQ0EN_Msk)
93#define ETH_MACMDIOAR_CR_Val(n) (((n) << ETH_MACMDIOAR_CR_Pos) & ETH_MACMDIOAR_CR_Msk)
94#define ETH_MACMDIOAR_GOC_Val(n) (((n) << ETH_MACMDIOAR_GOC_Pos) & ETH_MACMDIOAR_GOC_Msk)
95#define ETH_MTLTXQ0OMR_TQS_Val(n) (((n) << ETH_MTLTXQ0OMR_TQS_Pos) & ETH_MTLTXQ0OMR_TQS_Msk)
96#define ETH_MTLTXQ0OMR_TXQEN_Val(n) (((n) << ETH_MTLTXQ0OMR_TXQEN_Pos) & ETH_MTLTXQ0OMR_TXQEN_Msk)
97#define ETH_MTLRXQ0OMR_RQS_Val(n) (((n) << ETH_MTLRXQ0OMR_RQS_Pos) & ETH_MTLRXQ0OMR_RQS_Msk)
98#define ETH_DMAMR_INTM_Val(n) (((n) << ETH_DMAMR_INTM_Pos) & ETH_DMAMR_INTM_Msk)
99#define ETH_DMAMR_PR_Val(n) (((n) << ETH_DMAMR_PR_Pos) & ETH_DMAMR_PR_Msk)
100#define ETH_DMAC0CR_DSL_Val(n) (((n) << ETH_DMAC0CR_DSL_Pos) & ETH_DMAC0CR_DSL_Msk)
101#define ETH_DMAC0TXCR_TXPBL_Val(n) (((n) << ETH_DMAC0TXCR_TXPBL_Pos) & ETH_DMAC0TXCR_TXPBL_Msk)
102#define ETH_DMAC0RXCR_RXPBL_Val(n) (((n) << ETH_DMAC0RXCR_RXPBL_Pos) & ETH_DMAC0RXCR_RXPBL_Msk)
103#define ETH_DMAC0RXCR_RBSZ_Val(n) (((n) << ETH_DMAC0RXCR_RBSZ_Pos) & ETH_DMAC0RXCR_RBSZ_Msk)
106#define ETH_TDES0_BUF1AP 0xFFFFFFFF
107#define ETH_TDES1_BUF2AP 0xFFFFFFFF
108#define ETH_TDES2_IOC 0x80000000
109#define ETH_TDES2_TTSE 0x40000000
110#define ETH_TDES2_B2L 0x3FFF0000
111#define ETH_TDES2_VTIR 0x0000C000
112#define ETH_TDES2_B1L 0x00003FFF
113#define ETH_TDES3_OWN 0x80000000
114#define ETH_TDES3_CTXT 0x40000000
115#define ETH_TDES3_FD 0x20000000
116#define ETH_TDES3_LD 0x10000000
117#define ETH_TDES3_CPC 0x0C000000
118#define ETH_TDES3_SAIC 0x03800000
119#define ETH_TDES3_THL 0x00780000
120#define ETH_TDES3_TSE 0x00040000
121#define ETH_TDES3_CIC 0x00030000
122#define ETH_TDES3_FL 0x00007FFF
125#define ETH_TDES0_TTSL 0xFFFFFFFF
126#define ETH_TDES1_TTSH 0xFFFFFFFF
127#define ETH_TDES3_OWN 0x80000000
128#define ETH_TDES3_CTXT 0x40000000
129#define ETH_TDES3_FD 0x20000000
130#define ETH_TDES3_LD 0x10000000
131#define ETH_TDES3_TTSS 0x00020000
132#define ETH_TDES3_ES 0x00008000
133#define ETH_TDES3_JT 0x00004000
134#define ETH_TDES3_FF 0x00002000
135#define ETH_TDES3_PCE 0x00001000
136#define ETH_TDES3_LOC 0x00000800
137#define ETH_TDES3_NC 0x00000400
138#define ETH_TDES3_LC 0x00000200
139#define ETH_TDES3_EC 0x00000100
140#define ETH_TDES3_CC 0x000000F0
141#define ETH_TDES3_ED 0x00000008
142#define ETH_TDES3_UF 0x00000004
143#define ETH_TDES3_DB 0x00000002
144#define ETH_TDES3_IHE 0x00000001
147#define ETH_TDES0_TTSL 0xFFFFFFFF
148#define ETH_TDES1_TTSH 0xFFFFFFFF
149#define ETH_TDES2_IVT 0xFFFF0000
150#define ETH_TDES2_MSS 0x00003FFF
151#define ETH_TDES3_OWN 0x80000000
152#define ETH_TDES3_CTXT 0x40000000
153#define ETH_TDES3_OSTC 0x08000000
154#define ETH_TDES3_TCMSSV 0x04000000
155#define ETH_TDES3_CDE 0x00800000
156#define ETH_TDES3_IVLTV 0x00020000
157#define ETH_TDES3_VLTV 0x00010000
158#define ETH_TDES3_VT 0x0000FFFF
161#define ETH_RDES0_BUF1AP 0xFFFFFFFF
162#define ETH_RDES2_BUF2AP 0xFFFFFFFF
163#define ETH_RDES3_OWN 0x80000000
164#define ETH_RDES3_IOC 0x40000000
165#define ETH_RDES3_BUF2V 0x02000000
166#define ETH_RDES3_BUF1V 0x01000000
169#define ETH_RDES0_IVT 0xFFFF0000
170#define ETH_RDES0_OVT 0x0000FFFF
171#define ETH_RDES1_OPC 0xFFFF0000
172#define ETH_RDES1_TD 0x00008000
173#define ETH_RDES1_TSA 0x00004000
174#define ETH_RDES1_PV 0x00002000
175#define ETH_RDES1_PFT 0x00001000
176#define ETH_RDES1_PMT 0x00000F00
177#define ETH_RDES1_IPCE 0x00000080
178#define ETH_RDES1_IPCB 0x00000040
179#define ETH_RDES1_IPV6 0x00000020
180#define ETH_RDES1_IPV4 0x00000010
181#define ETH_RDES1_IPHE 0x00000008
182#define ETH_RDES1_PT 0x00000007
183#define ETH_RDES2_L3L4FM 0xE0000000
184#define ETH_RDES2_L4FM 0x10000000
185#define ETH_RDES2_L3FM 0x08000000
186#define ETH_RDES2_MADRM 0x07F80000
187#define ETH_RDES2_HF 0x00040000
188#define ETH_RDES2_DAF 0x00020000
189#define ETH_RDES2_SAF 0x00010000
190#define ETH_RDES2_VF 0x00008000
191#define ETH_RDES2_ARPRN 0x00000400
192#define ETH_RDES3_OWN 0x80000000
193#define ETH_RDES3_CTXT 0x40000000
194#define ETH_RDES3_FD 0x20000000
195#define ETH_RDES3_LD 0x10000000
196#define ETH_RDES3_RS2V 0x08000000
197#define ETH_RDES3_RS1V 0x04000000
198#define ETH_RDES3_RS0V 0x02000000
199#define ETH_RDES3_CE 0x01000000
200#define ETH_RDES3_GP 0x00800000
201#define ETH_RDES3_RWT 0x00400000
202#define ETH_RDES3_OE 0x00200000
203#define ETH_RDES3_RE 0x00100000
204#define ETH_RDES3_DE 0x00080000
205#define ETH_RDES3_LT 0x00070000
206#define ETH_RDES3_ES 0x00008000
207#define ETH_RDES3_PL 0x00007FFF
210#define ETH_RDES0_RTSL 0xFFFFFFFF
211#define ETH_RDES1_RTSH 0xFFFFFFFF
212#define ETH_RDES3_OWN 0x80000000
213#define ETH_RDES3_CTXT 0x40000000
248extern const NicDriver stm32mp1xxEthDriver;
251error_t stm32mp1xxEthInit(NetInterface *interface);
252void stm32mp1xxEthInitGpio(NetInterface *interface);
253void stm32mp1xxEthInitDmaDesc(NetInterface *interface);
255void stm32mp1xxEthTick(NetInterface *interface);
257void stm32mp1xxEthEnableIrq(NetInterface *interface);
258void stm32mp1xxEthDisableIrq(NetInterface *interface);
259void stm32mp1xxEthEventHandler(NetInterface *interface);
261error_t stm32mp1xxEthSendPacket(NetInterface *interface,
262 const NetBuffer *buffer,
size_t offset, NetTxAncillary *ancillary);
264error_t stm32mp1xxEthReceivePacket(NetInterface *interface);
266error_t stm32mp1xxEthUpdateMacAddrFilter(NetInterface *interface);
267error_t stm32mp1xxEthUpdateMacConfig(NetInterface *interface);
269void stm32mp1xxEthWritePhyReg(uint8_t opcode, uint8_t phyAddr,
270 uint8_t regAddr, uint16_t data);
272uint16_t stm32mp1xxEthReadPhyReg(uint8_t opcode, uint8_t phyAddr,
275uint32_t stm32mp1xxEthCalcCrc(
const void *data,
size_t length);
error_t
Error codes.
Definition error.h:43
Network interface controller abstraction layer.
Structure describing a buffer that spans multiple chunks.
Definition net_mem.h:89
NIC driver.
Definition nic.h:283
Receive descriptor.
Definition stm32mp1xx_eth_driver.h:239
Transmit descriptor.
Definition stm32mp1xx_eth_driver.h:226